| 1 | /* |
| 2 | * Copyright (C) 2017 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included |
| 12 | * in all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 15 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN |
| 18 | * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 19 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 20 | */ |
| 21 | #ifndef _gc_9_0_DEFAULT_HEADER |
| 22 | #define |
| 23 | |
| 24 | |
| 25 | // addressBlock: gc_grbmdec |
| 26 | #define mmGRBM_CNTL_DEFAULT 0x00000018 |
| 27 | #define mmGRBM_SKEW_CNTL_DEFAULT 0x00000020 |
| 28 | #define mmGRBM_STATUS2_DEFAULT 0x00000000 |
| 29 | #define mmGRBM_PWR_CNTL_DEFAULT 0x00000000 |
| 30 | #define mmGRBM_STATUS_DEFAULT 0x00000000 |
| 31 | #define mmGRBM_STATUS_SE0_DEFAULT 0x00000000 |
| 32 | #define mmGRBM_STATUS_SE1_DEFAULT 0x00000000 |
| 33 | #define mmGRBM_SOFT_RESET_DEFAULT 0x00000000 |
| 34 | #define mmGRBM_CGTT_CLK_CNTL_DEFAULT 0x00000100 |
| 35 | #define mmGRBM_GFX_CLKEN_CNTL_DEFAULT 0x00001008 |
| 36 | #define mmGRBM_WAIT_IDLE_CLOCKS_DEFAULT 0x00000030 |
| 37 | #define mmGRBM_STATUS_SE2_DEFAULT 0x00000000 |
| 38 | #define mmGRBM_STATUS_SE3_DEFAULT 0x00000000 |
| 39 | #define mmGRBM_READ_ERROR_DEFAULT 0x00000000 |
| 40 | #define mmGRBM_READ_ERROR2_DEFAULT 0x00000000 |
| 41 | #define mmGRBM_INT_CNTL_DEFAULT 0x00000000 |
| 42 | #define mmGRBM_TRAP_OP_DEFAULT 0x00000000 |
| 43 | #define mmGRBM_TRAP_ADDR_DEFAULT 0x00000000 |
| 44 | #define mmGRBM_TRAP_ADDR_MSK_DEFAULT 0x0003ffff |
| 45 | #define mmGRBM_TRAP_WD_DEFAULT 0x00000000 |
| 46 | #define mmGRBM_TRAP_WD_MSK_DEFAULT 0xffffffff |
| 47 | #define mmGRBM_DSM_BYPASS_DEFAULT 0x00000000 |
| 48 | #define mmGRBM_WRITE_ERROR_DEFAULT 0x00000000 |
| 49 | #define mmGRBM_IOV_ERROR_DEFAULT 0x00000000 |
| 50 | #define mmGRBM_CHIP_REVISION_DEFAULT 0x00000000 |
| 51 | #define mmGRBM_GFX_CNTL_DEFAULT 0x00000000 |
| 52 | #define mmGRBM_RSMU_CFG_DEFAULT 0x00011000 |
| 53 | #define mmGRBM_IH_CREDIT_DEFAULT 0x00010000 |
| 54 | #define mmGRBM_PWR_CNTL2_DEFAULT 0x00010000 |
| 55 | #define mmGRBM_UTCL2_INVAL_RANGE_START_DEFAULT 0x00002891 |
| 56 | #define mmGRBM_UTCL2_INVAL_RANGE_END_DEFAULT 0x000028ea |
| 57 | #define mmGRBM_RSMU_READ_ERROR_DEFAULT 0x00000000 |
| 58 | #define mmGRBM_CHICKEN_BITS_DEFAULT 0x00000000 |
| 59 | #define mmGRBM_NOWHERE_DEFAULT 0x00000000 |
| 60 | #define mmGRBM_SCRATCH_REG0_DEFAULT 0x00000000 |
| 61 | #define mmGRBM_SCRATCH_REG1_DEFAULT 0x00000000 |
| 62 | #define mmGRBM_SCRATCH_REG2_DEFAULT 0x00000000 |
| 63 | #define mmGRBM_SCRATCH_REG3_DEFAULT 0x00000000 |
| 64 | #define mmGRBM_SCRATCH_REG4_DEFAULT 0x00000000 |
| 65 | #define mmGRBM_SCRATCH_REG5_DEFAULT 0x00000000 |
| 66 | #define mmGRBM_SCRATCH_REG6_DEFAULT 0x00000000 |
| 67 | #define mmGRBM_SCRATCH_REG7_DEFAULT 0x00000000 |
| 68 | |
| 69 | |
| 70 | // addressBlock: gc_cpdec |
| 71 | #define mmCP_CPC_STATUS_DEFAULT 0x00000000 |
| 72 | #define mmCP_CPC_BUSY_STAT_DEFAULT 0x00000000 |
| 73 | #define mmCP_CPC_STALLED_STAT1_DEFAULT 0x00000000 |
| 74 | #define mmCP_CPF_STATUS_DEFAULT 0x00000000 |
| 75 | #define mmCP_CPF_BUSY_STAT_DEFAULT 0x00000000 |
| 76 | #define mmCP_CPF_STALLED_STAT1_DEFAULT 0x00000000 |
| 77 | #define mmCP_CPC_GRBM_FREE_COUNT_DEFAULT 0x00000008 |
| 78 | #define mmCP_MEC_CNTL_DEFAULT 0x50000000 |
| 79 | #define 0x00000000 |
| 80 | #define 0x00000000 |
| 81 | #define mmCP_CPC_SCRATCH_INDEX_DEFAULT 0x00000000 |
| 82 | #define mmCP_CPC_SCRATCH_DATA_DEFAULT 0x00000000 |
| 83 | #define mmCP_CPF_GRBM_FREE_COUNT_DEFAULT 0x00000004 |
| 84 | #define mmCP_CPC_HALT_HYST_COUNT_DEFAULT 0x00000002 |
| 85 | #define mmCP_PRT_LOD_STATS_CNTL0_DEFAULT 0x00000000 |
| 86 | #define mmCP_PRT_LOD_STATS_CNTL1_DEFAULT 0x00000000 |
| 87 | #define mmCP_PRT_LOD_STATS_CNTL2_DEFAULT 0x00000000 |
| 88 | #define mmCP_PRT_LOD_STATS_CNTL3_DEFAULT 0x00000000 |
| 89 | #define mmCP_CE_COMPARE_COUNT_DEFAULT 0x00000000 |
| 90 | #define mmCP_CE_DE_COUNT_DEFAULT 0x00000000 |
| 91 | #define mmCP_DE_CE_COUNT_DEFAULT 0x00000000 |
| 92 | #define mmCP_DE_LAST_INVAL_COUNT_DEFAULT 0x00000000 |
| 93 | #define mmCP_DE_DE_COUNT_DEFAULT 0x00000000 |
| 94 | #define mmCP_STALLED_STAT3_DEFAULT 0x00000000 |
| 95 | #define mmCP_STALLED_STAT1_DEFAULT 0x00000000 |
| 96 | #define mmCP_STALLED_STAT2_DEFAULT 0x00000000 |
| 97 | #define mmCP_BUSY_STAT_DEFAULT 0x00000000 |
| 98 | #define mmCP_STAT_DEFAULT 0x00000000 |
| 99 | #define 0x00000000 |
| 100 | #define 0x00000000 |
| 101 | #define mmCP_GRBM_FREE_COUNT_DEFAULT 0x00080808 |
| 102 | #define 0x00000000 |
| 103 | #define mmCP_PFP_INSTR_PNTR_DEFAULT 0x00000000 |
| 104 | #define mmCP_ME_INSTR_PNTR_DEFAULT 0x00000000 |
| 105 | #define mmCP_CE_INSTR_PNTR_DEFAULT 0x00000000 |
| 106 | #define mmCP_MEC1_INSTR_PNTR_DEFAULT 0x00000000 |
| 107 | #define mmCP_MEC2_INSTR_PNTR_DEFAULT 0x00000000 |
| 108 | #define mmCP_CSF_STAT_DEFAULT 0x00000000 |
| 109 | #define mmCP_ME_CNTL_DEFAULT 0x15000000 |
| 110 | #define mmCP_CNTX_STAT_DEFAULT 0x00000000 |
| 111 | #define mmCP_ME_PREEMPTION_DEFAULT 0x00000000 |
| 112 | #define mmCP_ROQ_THRESHOLDS_DEFAULT 0x00003010 |
| 113 | #define mmCP_MEQ_STQ_THRESHOLD_DEFAULT 0x00000010 |
| 114 | #define mmCP_RB2_RPTR_DEFAULT 0x00000000 |
| 115 | #define mmCP_RB1_RPTR_DEFAULT 0x00000000 |
| 116 | #define mmCP_RB0_RPTR_DEFAULT 0x00000000 |
| 117 | #define mmCP_RB_RPTR_DEFAULT 0x00000000 |
| 118 | #define mmCP_RB_WPTR_DELAY_DEFAULT 0x00000000 |
| 119 | #define mmCP_RB_WPTR_POLL_CNTL_DEFAULT 0x00400100 |
| 120 | #define mmCP_ROQ1_THRESHOLDS_DEFAULT 0x30101010 |
| 121 | #define mmCP_ROQ2_THRESHOLDS_DEFAULT 0x40403030 |
| 122 | #define mmCP_STQ_THRESHOLDS_DEFAULT 0x00804000 |
| 123 | #define mmCP_QUEUE_THRESHOLDS_DEFAULT 0x00002b16 |
| 124 | #define mmCP_MEQ_THRESHOLDS_DEFAULT 0x00008040 |
| 125 | #define mmCP_ROQ_AVAIL_DEFAULT 0x00000000 |
| 126 | #define mmCP_STQ_AVAIL_DEFAULT 0x00000000 |
| 127 | #define mmCP_ROQ2_AVAIL_DEFAULT 0x00000000 |
| 128 | #define mmCP_MEQ_AVAIL_DEFAULT 0x00000000 |
| 129 | #define mmCP_CMD_INDEX_DEFAULT 0x00000000 |
| 130 | #define mmCP_CMD_DATA_DEFAULT 0x00000000 |
| 131 | #define mmCP_ROQ_RB_STAT_DEFAULT 0x00000000 |
| 132 | #define mmCP_ROQ_IB1_STAT_DEFAULT 0x00000000 |
| 133 | #define mmCP_ROQ_IB2_STAT_DEFAULT 0x00000000 |
| 134 | #define mmCP_STQ_STAT_DEFAULT 0x00000000 |
| 135 | #define mmCP_STQ_WR_STAT_DEFAULT 0x00000000 |
| 136 | #define mmCP_MEQ_STAT_DEFAULT 0x00000000 |
| 137 | #define mmCP_CEQ1_AVAIL_DEFAULT 0x00000000 |
| 138 | #define mmCP_CEQ2_AVAIL_DEFAULT 0x00000000 |
| 139 | #define mmCP_CE_ROQ_RB_STAT_DEFAULT 0x00000000 |
| 140 | #define mmCP_CE_ROQ_IB1_STAT_DEFAULT 0x00000000 |
| 141 | #define mmCP_CE_ROQ_IB2_STAT_DEFAULT 0x00000000 |
| 142 | #define mmCP_INT_STAT_DEBUG_DEFAULT 0x00000000 |
| 143 | |
| 144 | |
| 145 | // addressBlock: gc_padec |
| 146 | #define mmVGT_VTX_VECT_EJECT_REG_DEFAULT 0x0000007d |
| 147 | #define mmVGT_DMA_DATA_FIFO_DEPTH_DEFAULT 0x00040180 |
| 148 | #define mmVGT_DMA_REQ_FIFO_DEPTH_DEFAULT 0x00000020 |
| 149 | #define mmVGT_DRAW_INIT_FIFO_DEPTH_DEFAULT 0x00000020 |
| 150 | #define mmVGT_LAST_COPY_STATE_DEFAULT 0x00000000 |
| 151 | #define mmVGT_CACHE_INVALIDATION_DEFAULT 0x09000000 |
| 152 | #define mmVGT_RESET_DEBUG_DEFAULT 0x00000000 |
| 153 | #define mmVGT_STRMOUT_DELAY_DEFAULT 0x00092420 |
| 154 | #define mmVGT_FIFO_DEPTHS_DEFAULT 0x08000040 |
| 155 | #define mmVGT_GS_VERTEX_REUSE_DEFAULT 0x00000010 |
| 156 | #define mmVGT_MC_LAT_CNTL_DEFAULT 0x000000fe |
| 157 | #define mmIA_CNTL_STATUS_DEFAULT 0x00000000 |
| 158 | #define mmVGT_CNTL_STATUS_DEFAULT 0x00000000 |
| 159 | #define mmWD_CNTL_STATUS_DEFAULT 0x00000000 |
| 160 | #define mmCC_GC_PRIM_CONFIG_DEFAULT 0x00000000 |
| 161 | #define mmGC_USER_PRIM_CONFIG_DEFAULT 0x00000000 |
| 162 | #define mmWD_QOS_DEFAULT 0x00000000 |
| 163 | #define mmWD_UTCL1_CNTL_DEFAULT 0x00000080 |
| 164 | #define mmWD_UTCL1_STATUS_DEFAULT 0x00000000 |
| 165 | #define mmIA_UTCL1_CNTL_DEFAULT 0x00000080 |
| 166 | #define mmIA_UTCL1_STATUS_DEFAULT 0x00000000 |
| 167 | #define mmVGT_SYS_CONFIG_DEFAULT 0x00000011 |
| 168 | #define mmVGT_VS_MAX_WAVE_ID_DEFAULT 0x000001ff |
| 169 | #define mmVGT_GS_MAX_WAVE_ID_DEFAULT 0x000003ff |
| 170 | #define mmGFX_PIPE_CONTROL_DEFAULT 0x00000000 |
| 171 | #define mmCC_GC_SHADER_ARRAY_CONFIG_DEFAULT 0x00000000 |
| 172 | #define mmGC_USER_SHADER_ARRAY_CONFIG_DEFAULT 0x00000000 |
| 173 | #define mmVGT_DMA_PRIMITIVE_TYPE_DEFAULT 0x00000000 |
| 174 | #define mmVGT_DMA_CONTROL_DEFAULT 0x000000ff |
| 175 | #define mmVGT_DMA_LS_HS_CONFIG_DEFAULT 0x00000000 |
| 176 | #define mmWD_BUF_RESOURCE_1_DEFAULT 0x00000000 |
| 177 | #define mmWD_BUF_RESOURCE_2_DEFAULT 0x00000000 |
| 178 | #define mmPA_CL_CNTL_STATUS_DEFAULT 0x00000000 |
| 179 | #define mmPA_CL_ENHANCE_DEFAULT 0x00000007 |
| 180 | #define mmPA_CL_RESET_DEBUG_DEFAULT 0x00000000 |
| 181 | #define mmPA_SU_CNTL_STATUS_DEFAULT 0x00000000 |
| 182 | #define mmPA_SC_FIFO_DEPTH_CNTL_DEFAULT 0x00000100 |
| 183 | #define mmPA_SC_P3D_TRAP_SCREEN_HV_LOCK_DEFAULT 0x00000000 |
| 184 | #define mmPA_SC_HP3D_TRAP_SCREEN_HV_LOCK_DEFAULT 0x00000000 |
| 185 | #define mmPA_SC_TRAP_SCREEN_HV_LOCK_DEFAULT 0x00000000 |
| 186 | #define mmPA_SC_FORCE_EOV_MAX_CNTS_DEFAULT 0x00ffffff |
| 187 | #define mmPA_SC_BINNER_EVENT_CNTL_0_DEFAULT 0x842a4402 |
| 188 | #define mmPA_SC_BINNER_EVENT_CNTL_1_DEFAULT 0x8a000008 |
| 189 | #define mmPA_SC_BINNER_EVENT_CNTL_2_DEFAULT 0x9118aaa8 |
| 190 | #define mmPA_SC_BINNER_EVENT_CNTL_3_DEFAULT 0x82400025 |
| 191 | #define mmPA_SC_BINNER_TIMEOUT_COUNTER_DEFAULT 0x00000000 |
| 192 | #define mmPA_SC_BINNER_PERF_CNTL_0_DEFAULT 0x00000000 |
| 193 | #define mmPA_SC_BINNER_PERF_CNTL_1_DEFAULT 0x00000000 |
| 194 | #define mmPA_SC_BINNER_PERF_CNTL_2_DEFAULT 0x00000000 |
| 195 | #define mmPA_SC_BINNER_PERF_CNTL_3_DEFAULT 0x00000000 |
| 196 | #define mmPA_SC_FIFO_SIZE_DEFAULT 0x00000000 |
| 197 | #define mmPA_SC_IF_FIFO_SIZE_DEFAULT 0x00000000 |
| 198 | #define mmPA_SC_PKR_WAVE_TABLE_CNTL_DEFAULT 0x00000000 |
| 199 | #define mmPA_UTCL1_CNTL1_DEFAULT 0x00000600 |
| 200 | #define mmPA_UTCL1_CNTL2_DEFAULT 0x00000000 |
| 201 | #define mmPA_SIDEBAND_REQUEST_DELAYS_DEFAULT 0x08000020 |
| 202 | #define mmPA_SC_ENHANCE_DEFAULT 0x00000001 |
| 203 | #define mmPA_SC_ENHANCE_1_DEFAULT 0x00040000 |
| 204 | #define mmPA_SC_DSM_CNTL_DEFAULT 0x00000000 |
| 205 | #define mmPA_SC_TILE_STEERING_CREST_OVERRIDE_DEFAULT 0x00000000 |
| 206 | |
| 207 | |
| 208 | // addressBlock: gc_sqdec |
| 209 | #define mmSQ_CONFIG_DEFAULT 0x01180000 |
| 210 | #define mmSQC_CONFIG_DEFAULT 0x010a2000 |
| 211 | #define mmLDS_CONFIG_DEFAULT 0x00000000 |
| 212 | #define mmSQ_RANDOM_WAVE_PRI_DEFAULT 0x0000007f |
| 213 | #define mmSQ_REG_CREDITS_DEFAULT 0x00000820 |
| 214 | #define mmSQ_FIFO_SIZES_DEFAULT 0x00000f01 |
| 215 | #define mmSQ_DSM_CNTL_DEFAULT 0x00000000 |
| 216 | #define mmSQ_DSM_CNTL2_DEFAULT 0x00000000 |
| 217 | #define mmSQ_RUNTIME_CONFIG_DEFAULT 0x00000000 |
| 218 | #define mmSH_MEM_BASES_DEFAULT 0x00000000 |
| 219 | #define mmSH_MEM_CONFIG_DEFAULT 0x00000000 |
| 220 | #define mmCC_GC_SHADER_RATE_CONFIG_DEFAULT 0x00000000 |
| 221 | #define mmGC_USER_SHADER_RATE_CONFIG_DEFAULT 0x00000000 |
| 222 | #define mmSQ_INTERRUPT_AUTO_MASK_DEFAULT 0x00ffffff |
| 223 | #define mmSQ_INTERRUPT_MSG_CTRL_DEFAULT 0x00000000 |
| 224 | #define mmSQ_UTCL1_CNTL1_DEFAULT 0x00000580 |
| 225 | #define mmSQ_UTCL1_CNTL2_DEFAULT 0x00000000 |
| 226 | #define mmSQ_UTCL1_STATUS_DEFAULT 0x00000000 |
| 227 | #define mmSQ_SHADER_TBA_LO_DEFAULT 0x00000000 |
| 228 | #define mmSQ_SHADER_TBA_HI_DEFAULT 0x00000000 |
| 229 | #define mmSQ_SHADER_TMA_LO_DEFAULT 0x00000000 |
| 230 | #define mmSQ_SHADER_TMA_HI_DEFAULT 0x00000000 |
| 231 | #define mmSQC_DSM_CNTL_DEFAULT 0x00000000 |
| 232 | #define mmSQC_DSM_CNTLA_DEFAULT 0x00000000 |
| 233 | #define mmSQC_DSM_CNTLB_DEFAULT 0x00000000 |
| 234 | #define mmSQC_DSM_CNTL2_DEFAULT 0x00000000 |
| 235 | #define mmSQC_DSM_CNTL2A_DEFAULT 0x00000000 |
| 236 | #define mmSQC_DSM_CNTL2B_DEFAULT 0x00000000 |
| 237 | #define mmSQC_EDC_FUE_CNTL_DEFAULT 0x00000000 |
| 238 | #define mmSQC_EDC_CNT2_DEFAULT 0x00000000 |
| 239 | #define mmSQC_EDC_CNT3_DEFAULT 0x00000000 |
| 240 | #define mmSQ_REG_TIMESTAMP_DEFAULT 0x00000000 |
| 241 | #define mmSQ_CMD_TIMESTAMP_DEFAULT 0x00000000 |
| 242 | #define mmSQ_IND_INDEX_DEFAULT 0x00000000 |
| 243 | #define mmSQ_IND_DATA_DEFAULT 0x00000000 |
| 244 | #define mmSQ_CMD_DEFAULT 0x00000000 |
| 245 | #define mmSQ_TIME_HI_DEFAULT 0x00000000 |
| 246 | #define mmSQ_TIME_LO_DEFAULT 0x00000000 |
| 247 | #define mmSQ_DS_0_DEFAULT 0x00000000 |
| 248 | #define mmSQ_DS_1_DEFAULT 0x00000000 |
| 249 | #define mmSQ_EXP_0_DEFAULT 0x00000000 |
| 250 | #define mmSQ_EXP_1_DEFAULT 0x00000000 |
| 251 | #define mmSQ_FLAT_0_DEFAULT 0x00000000 |
| 252 | #define mmSQ_FLAT_1_DEFAULT 0x00000000 |
| 253 | #define mmSQ_GLBL_0_DEFAULT 0x00000000 |
| 254 | #define mmSQ_GLBL_1_DEFAULT 0x00000000 |
| 255 | #define mmSQ_INST_DEFAULT 0x00000000 |
| 256 | #define mmSQ_MIMG_0_DEFAULT 0x00000000 |
| 257 | #define mmSQ_MIMG_1_DEFAULT 0x00000000 |
| 258 | #define mmSQ_MTBUF_0_DEFAULT 0x00000000 |
| 259 | #define mmSQ_MTBUF_1_DEFAULT 0x00000000 |
| 260 | #define mmSQ_MUBUF_0_DEFAULT 0x00000000 |
| 261 | #define mmSQ_MUBUF_1_DEFAULT 0x00000000 |
| 262 | #define mmSQ_SCRATCH_0_DEFAULT 0x00000000 |
| 263 | #define mmSQ_SCRATCH_1_DEFAULT 0x00000000 |
| 264 | #define mmSQ_SMEM_0_DEFAULT 0x00000000 |
| 265 | #define mmSQ_SMEM_1_DEFAULT 0x00000000 |
| 266 | #define mmSQ_SOP1_DEFAULT 0x00000000 |
| 267 | #define mmSQ_SOP2_DEFAULT 0x00000000 |
| 268 | #define mmSQ_SOPC_DEFAULT 0x00000000 |
| 269 | #define mmSQ_SOPK_DEFAULT 0x00000000 |
| 270 | #define mmSQ_SOPP_DEFAULT 0x00000000 |
| 271 | #define mmSQ_VINTRP_DEFAULT 0x00000000 |
| 272 | #define mmSQ_VOP1_DEFAULT 0x00000000 |
| 273 | #define mmSQ_VOP2_DEFAULT 0x00000000 |
| 274 | #define mmSQ_VOP3P_0_DEFAULT 0x00000000 |
| 275 | #define mmSQ_VOP3P_1_DEFAULT 0x00000000 |
| 276 | #define mmSQ_VOP3_0_DEFAULT 0x00000000 |
| 277 | #define mmSQ_VOP3_0_SDST_ENC_DEFAULT 0x00000000 |
| 278 | #define mmSQ_VOP3_1_DEFAULT 0x00000000 |
| 279 | #define mmSQ_VOPC_DEFAULT 0x00000000 |
| 280 | #define mmSQ_VOP_DPP_DEFAULT 0x00000000 |
| 281 | #define mmSQ_VOP_SDWA_DEFAULT 0x00000000 |
| 282 | #define mmSQ_VOP_SDWA_SDST_ENC_DEFAULT 0x00000000 |
| 283 | #define mmSQ_LB_CTR_CTRL_DEFAULT 0x00000000 |
| 284 | #define mmSQ_LB_DATA0_DEFAULT 0x00000000 |
| 285 | #define mmSQ_LB_DATA1_DEFAULT 0x00000000 |
| 286 | #define mmSQ_LB_DATA2_DEFAULT 0x00000000 |
| 287 | #define mmSQ_LB_DATA3_DEFAULT 0x00000000 |
| 288 | #define mmSQ_LB_CTR_SEL_DEFAULT 0x00000000 |
| 289 | #define mmSQ_LB_CTR0_CU_DEFAULT 0xffffffff |
| 290 | #define mmSQ_LB_CTR1_CU_DEFAULT 0xffffffff |
| 291 | #define mmSQ_LB_CTR2_CU_DEFAULT 0xffffffff |
| 292 | #define mmSQ_LB_CTR3_CU_DEFAULT 0xffffffff |
| 293 | #define mmSQC_EDC_CNT_DEFAULT 0x00000000 |
| 294 | #define mmSQ_EDC_SEC_CNT_DEFAULT 0x00000000 |
| 295 | #define mmSQ_EDC_DED_CNT_DEFAULT 0x00000000 |
| 296 | #define mmSQ_EDC_INFO_DEFAULT 0x00000000 |
| 297 | #define mmSQ_EDC_CNT_DEFAULT 0x00000000 |
| 298 | #define mmSQ_EDC_FUE_CNTL_DEFAULT 0x00000000 |
| 299 | #define mmSQ_THREAD_TRACE_WORD_CMN_DEFAULT 0x00000000 |
| 300 | #define mmSQ_THREAD_TRACE_WORD_EVENT_DEFAULT 0x00000000 |
| 301 | #define mmSQ_THREAD_TRACE_WORD_INST_DEFAULT 0x00000000 |
| 302 | #define mmSQ_THREAD_TRACE_WORD_INST_PC_1_OF_2_DEFAULT 0x00000000 |
| 303 | #define mmSQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2_DEFAULT 0x00000000 |
| 304 | #define mmSQ_THREAD_TRACE_WORD_ISSUE_DEFAULT 0x00000000 |
| 305 | #define mmSQ_THREAD_TRACE_WORD_MISC_DEFAULT 0x00000000 |
| 306 | #define mmSQ_THREAD_TRACE_WORD_PERF_1_OF_2_DEFAULT 0x00000000 |
| 307 | #define mmSQ_THREAD_TRACE_WORD_REG_1_OF_2_DEFAULT 0x00000000 |
| 308 | #define mmSQ_THREAD_TRACE_WORD_REG_2_OF_2_DEFAULT 0x00000000 |
| 309 | #define mmSQ_THREAD_TRACE_WORD_REG_CS_1_OF_2_DEFAULT 0x00000000 |
| 310 | #define mmSQ_THREAD_TRACE_WORD_REG_CS_2_OF_2_DEFAULT 0x00000000 |
| 311 | #define mmSQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2_DEFAULT 0x00000000 |
| 312 | #define mmSQ_THREAD_TRACE_WORD_WAVE_DEFAULT 0x00000000 |
| 313 | #define mmSQ_THREAD_TRACE_WORD_WAVE_START_DEFAULT 0x00000000 |
| 314 | #define mmSQ_THREAD_TRACE_WORD_INST_PC_2_OF_2_DEFAULT 0x00000000 |
| 315 | #define mmSQ_THREAD_TRACE_WORD_INST_USERDATA_2_OF_2_DEFAULT 0x00000000 |
| 316 | #define mmSQ_THREAD_TRACE_WORD_PERF_2_OF_2_DEFAULT 0x00000000 |
| 317 | #define mmSQ_THREAD_TRACE_WORD_TIMESTAMP_2_OF_2_DEFAULT 0x00000000 |
| 318 | #define mmSQ_WREXEC_EXEC_HI_DEFAULT 0x00000000 |
| 319 | #define mmSQ_WREXEC_EXEC_LO_DEFAULT 0x00000000 |
| 320 | #define mmSQ_BUF_RSRC_WORD0_DEFAULT 0x00000000 |
| 321 | #define mmSQ_BUF_RSRC_WORD1_DEFAULT 0x00000000 |
| 322 | #define mmSQ_BUF_RSRC_WORD2_DEFAULT 0x00000000 |
| 323 | #define mmSQ_BUF_RSRC_WORD3_DEFAULT 0x00000000 |
| 324 | #define mmSQ_IMG_RSRC_WORD0_DEFAULT 0x00000000 |
| 325 | #define mmSQ_IMG_RSRC_WORD1_DEFAULT 0x00000000 |
| 326 | #define mmSQ_IMG_RSRC_WORD2_DEFAULT 0x00000000 |
| 327 | #define mmSQ_IMG_RSRC_WORD3_DEFAULT 0x00000000 |
| 328 | #define mmSQ_IMG_RSRC_WORD4_DEFAULT 0x00000000 |
| 329 | #define mmSQ_IMG_RSRC_WORD5_DEFAULT 0x00000000 |
| 330 | #define mmSQ_IMG_RSRC_WORD6_DEFAULT 0x00000000 |
| 331 | #define mmSQ_IMG_RSRC_WORD7_DEFAULT 0x00000000 |
| 332 | #define mmSQ_IMG_SAMP_WORD0_DEFAULT 0x00000000 |
| 333 | #define mmSQ_IMG_SAMP_WORD1_DEFAULT 0x00000000 |
| 334 | #define mmSQ_IMG_SAMP_WORD2_DEFAULT 0x00000000 |
| 335 | #define mmSQ_IMG_SAMP_WORD3_DEFAULT 0x00000000 |
| 336 | #define mmSQ_FLAT_SCRATCH_WORD0_DEFAULT 0x00000000 |
| 337 | #define mmSQ_FLAT_SCRATCH_WORD1_DEFAULT 0x00000000 |
| 338 | #define mmSQ_M0_GPR_IDX_WORD_DEFAULT 0x00000000 |
| 339 | #define mmSQC_ICACHE_UTCL1_CNTL1_DEFAULT 0x00000480 |
| 340 | #define mmSQC_ICACHE_UTCL1_CNTL2_DEFAULT 0x00000000 |
| 341 | #define mmSQC_DCACHE_UTCL1_CNTL1_DEFAULT 0x00000500 |
| 342 | #define mmSQC_DCACHE_UTCL1_CNTL2_DEFAULT 0x00000000 |
| 343 | #define mmSQC_ICACHE_UTCL1_STATUS_DEFAULT 0x00000000 |
| 344 | #define mmSQC_DCACHE_UTCL1_STATUS_DEFAULT 0x00000000 |
| 345 | |
| 346 | |
| 347 | // addressBlock: gc_shsdec |
| 348 | #define mmSX_DEBUG_BUSY_DEFAULT 0x00000000 |
| 349 | #define mmSX_DEBUG_BUSY_2_DEFAULT 0x00000000 |
| 350 | #define mmSX_DEBUG_BUSY_3_DEFAULT 0x00000000 |
| 351 | #define mmSX_DEBUG_BUSY_4_DEFAULT 0x00000000 |
| 352 | #define mmSX_DEBUG_BUSY_5_DEFAULT 0x00000000 |
| 353 | #define mmSX_DEBUG_1_DEFAULT 0x00000020 |
| 354 | #define mmSPI_PS_MAX_WAVE_ID_DEFAULT 0x0200017f |
| 355 | #define mmSPI_START_PHASE_DEFAULT 0x00000000 |
| 356 | #define mmSPI_GFX_CNTL_DEFAULT 0x00000000 |
| 357 | #define mmSPI_DEBUG_READ_DEFAULT 0x00000000 |
| 358 | #define mmSPI_DSM_CNTL_DEFAULT 0x00000000 |
| 359 | #define mmSPI_DSM_CNTL2_DEFAULT 0x00000000 |
| 360 | #define mmSPI_EDC_CNT_DEFAULT 0x00000000 |
| 361 | #define mmSPI_DEBUG_BUSY_DEFAULT 0x00000000 |
| 362 | #define mmSPI_CONFIG_PS_CU_EN_DEFAULT 0x00000000 |
| 363 | #define mmSPI_WF_LIFETIME_CNTL_DEFAULT 0x00000000 |
| 364 | #define mmSPI_WF_LIFETIME_LIMIT_0_DEFAULT 0x00000100 |
| 365 | #define mmSPI_WF_LIFETIME_LIMIT_1_DEFAULT 0x00000100 |
| 366 | #define mmSPI_WF_LIFETIME_LIMIT_2_DEFAULT 0x00000100 |
| 367 | #define mmSPI_WF_LIFETIME_LIMIT_3_DEFAULT 0x00000100 |
| 368 | #define mmSPI_WF_LIFETIME_LIMIT_4_DEFAULT 0x00000100 |
| 369 | #define mmSPI_WF_LIFETIME_LIMIT_5_DEFAULT 0x00000100 |
| 370 | #define mmSPI_WF_LIFETIME_LIMIT_6_DEFAULT 0x00000100 |
| 371 | #define mmSPI_WF_LIFETIME_LIMIT_7_DEFAULT 0x00000100 |
| 372 | #define mmSPI_WF_LIFETIME_LIMIT_8_DEFAULT 0x00000100 |
| 373 | #define mmSPI_WF_LIFETIME_LIMIT_9_DEFAULT 0x00000100 |
| 374 | #define mmSPI_WF_LIFETIME_STATUS_0_DEFAULT 0x00000000 |
| 375 | #define mmSPI_WF_LIFETIME_STATUS_1_DEFAULT 0x00000000 |
| 376 | #define mmSPI_WF_LIFETIME_STATUS_2_DEFAULT 0x00000000 |
| 377 | #define mmSPI_WF_LIFETIME_STATUS_3_DEFAULT 0x00000000 |
| 378 | #define mmSPI_WF_LIFETIME_STATUS_4_DEFAULT 0x00000000 |
| 379 | #define mmSPI_WF_LIFETIME_STATUS_5_DEFAULT 0x00000000 |
| 380 | #define mmSPI_WF_LIFETIME_STATUS_6_DEFAULT 0x00000000 |
| 381 | #define mmSPI_WF_LIFETIME_STATUS_7_DEFAULT 0x00000000 |
| 382 | #define mmSPI_WF_LIFETIME_STATUS_8_DEFAULT 0x00000000 |
| 383 | #define mmSPI_WF_LIFETIME_STATUS_9_DEFAULT 0x00000000 |
| 384 | #define mmSPI_WF_LIFETIME_STATUS_10_DEFAULT 0x00000000 |
| 385 | #define mmSPI_WF_LIFETIME_STATUS_11_DEFAULT 0x00000000 |
| 386 | #define mmSPI_WF_LIFETIME_STATUS_12_DEFAULT 0x00000000 |
| 387 | #define mmSPI_WF_LIFETIME_STATUS_13_DEFAULT 0x00000000 |
| 388 | #define mmSPI_WF_LIFETIME_STATUS_14_DEFAULT 0x00000000 |
| 389 | #define mmSPI_WF_LIFETIME_STATUS_15_DEFAULT 0x00000000 |
| 390 | #define mmSPI_WF_LIFETIME_STATUS_16_DEFAULT 0x00000000 |
| 391 | #define mmSPI_WF_LIFETIME_STATUS_17_DEFAULT 0x00000000 |
| 392 | #define mmSPI_WF_LIFETIME_STATUS_18_DEFAULT 0x00000000 |
| 393 | #define mmSPI_WF_LIFETIME_STATUS_19_DEFAULT 0x00000000 |
| 394 | #define mmSPI_WF_LIFETIME_STATUS_20_DEFAULT 0x00000000 |
| 395 | #define mmSPI_WF_LIFETIME_DEBUG_DEFAULT 0x00000000 |
| 396 | #define mmSPI_LB_CTR_CTRL_DEFAULT 0x00000000 |
| 397 | #define mmSPI_LB_CU_MASK_DEFAULT 0x0000ffff |
| 398 | #define mmSPI_LB_DATA_REG_DEFAULT 0x00000000 |
| 399 | #define mmSPI_PG_ENABLE_STATIC_CU_MASK_DEFAULT 0x0000ffff |
| 400 | #define mmSPI_GDS_CREDITS_DEFAULT 0x00001080 |
| 401 | #define mmSPI_SX_EXPORT_BUFFER_SIZES_DEFAULT 0x08000400 |
| 402 | #define mmSPI_SX_SCOREBOARD_BUFFER_SIZES_DEFAULT 0x00200040 |
| 403 | #define mmSPI_CSQ_WF_ACTIVE_STATUS_DEFAULT 0x00000000 |
| 404 | #define mmSPI_CSQ_WF_ACTIVE_COUNT_0_DEFAULT 0x00000000 |
| 405 | #define mmSPI_CSQ_WF_ACTIVE_COUNT_1_DEFAULT 0x00000000 |
| 406 | #define mmSPI_CSQ_WF_ACTIVE_COUNT_2_DEFAULT 0x00000000 |
| 407 | #define mmSPI_CSQ_WF_ACTIVE_COUNT_3_DEFAULT 0x00000000 |
| 408 | #define mmSPI_CSQ_WF_ACTIVE_COUNT_4_DEFAULT 0x00000000 |
| 409 | #define mmSPI_CSQ_WF_ACTIVE_COUNT_5_DEFAULT 0x00000000 |
| 410 | #define mmSPI_CSQ_WF_ACTIVE_COUNT_6_DEFAULT 0x00000000 |
| 411 | #define mmSPI_CSQ_WF_ACTIVE_COUNT_7_DEFAULT 0x00000000 |
| 412 | #define mmSPI_LB_DATA_WAVES_DEFAULT 0x00000000 |
| 413 | #define mmSPI_LB_DATA_PERCU_WAVE_HSGS_DEFAULT 0x00000000 |
| 414 | #define mmSPI_LB_DATA_PERCU_WAVE_VSPS_DEFAULT 0x00000000 |
| 415 | #define mmSPI_LB_DATA_PERCU_WAVE_CS_DEFAULT 0x00000000 |
| 416 | #define mmSPIS_DEBUG_READ_DEFAULT 0x00000000 |
| 417 | #define mmBCI_DEBUG_READ_DEFAULT 0x00000000 |
| 418 | #define mmSPI_P0_TRAP_SCREEN_PSBA_LO_DEFAULT 0x00000000 |
| 419 | #define mmSPI_P0_TRAP_SCREEN_PSBA_HI_DEFAULT 0x00000000 |
| 420 | #define mmSPI_P0_TRAP_SCREEN_PSMA_LO_DEFAULT 0x00000000 |
| 421 | #define mmSPI_P0_TRAP_SCREEN_PSMA_HI_DEFAULT 0x00000000 |
| 422 | #define mmSPI_P0_TRAP_SCREEN_GPR_MIN_DEFAULT 0x00000000 |
| 423 | #define mmSPI_P1_TRAP_SCREEN_PSBA_LO_DEFAULT 0x00000000 |
| 424 | #define mmSPI_P1_TRAP_SCREEN_PSBA_HI_DEFAULT 0x00000000 |
| 425 | #define mmSPI_P1_TRAP_SCREEN_PSMA_LO_DEFAULT 0x00000000 |
| 426 | #define mmSPI_P1_TRAP_SCREEN_PSMA_HI_DEFAULT 0x00000000 |
| 427 | #define mmSPI_P1_TRAP_SCREEN_GPR_MIN_DEFAULT 0x00000000 |
| 428 | |
| 429 | |
| 430 | // addressBlock: gc_tpdec |
| 431 | #define mmTD_CNTL_DEFAULT 0x00000000 |
| 432 | #define mmTD_STATUS_DEFAULT 0x00000000 |
| 433 | #define mmTD_DSM_CNTL_DEFAULT 0x00000000 |
| 434 | #define mmTD_DSM_CNTL2_DEFAULT 0x00000000 |
| 435 | #define mmTD_SCRATCH_DEFAULT 0x00000000 |
| 436 | #define mmTA_CNTL_DEFAULT 0x8004d850 |
| 437 | #define mmTA_CNTL_AUX_DEFAULT 0x00000000 |
| 438 | #define mmTA_RESERVED_010C_DEFAULT 0x00000000 |
| 439 | #define mmTA_STATUS_DEFAULT 0x00000000 |
| 440 | #define mmTA_SCRATCH_DEFAULT 0x00000000 |
| 441 | |
| 442 | |
| 443 | // addressBlock: gc_gdsdec |
| 444 | #define mmGDS_CONFIG_DEFAULT 0x00000000 |
| 445 | #define mmGDS_CNTL_STATUS_DEFAULT 0x00000000 |
| 446 | #define mmGDS_ENHANCE2_DEFAULT 0x00000000 |
| 447 | #define mmGDS_PROTECTION_FAULT_DEFAULT 0x00000000 |
| 448 | #define mmGDS_VM_PROTECTION_FAULT_DEFAULT 0x00000000 |
| 449 | #define mmGDS_EDC_CNT_DEFAULT 0x00000000 |
| 450 | #define mmGDS_EDC_GRBM_CNT_DEFAULT 0x00000000 |
| 451 | #define mmGDS_EDC_OA_DED_DEFAULT 0x00000000 |
| 452 | #define mmGDS_DSM_CNTL_DEFAULT 0x00000000 |
| 453 | #define mmGDS_EDC_OA_PHY_CNT_DEFAULT 0x00000000 |
| 454 | #define mmGDS_EDC_OA_PIPE_CNT_DEFAULT 0x00000000 |
| 455 | #define mmGDS_DSM_CNTL2_DEFAULT 0x00000000 |
| 456 | #define mmGDS_WD_GDS_CSB_DEFAULT 0x00000000 |
| 457 | |
| 458 | |
| 459 | // addressBlock: gc_rbdec |
| 460 | #define mmDB_DEBUG_DEFAULT 0x00000000 |
| 461 | #define mmDB_DEBUG2_DEFAULT 0x00000000 |
| 462 | #define mmDB_DEBUG3_DEFAULT 0x00000000 |
| 463 | #define mmDB_DEBUG4_DEFAULT 0x00000000 |
| 464 | #define mmDB_CREDIT_LIMIT_DEFAULT 0x00000000 |
| 465 | #define mmDB_WATERMARKS_DEFAULT 0x01020204 |
| 466 | #define mmDB_SUBTILE_CONTROL_DEFAULT 0x00000000 |
| 467 | #define mmDB_FREE_CACHELINES_DEFAULT 0x00000000 |
| 468 | #define mmDB_FIFO_DEPTH1_DEFAULT 0x00000000 |
| 469 | #define mmDB_FIFO_DEPTH2_DEFAULT 0x00000000 |
| 470 | #define mmDB_EXCEPTION_CONTROL_DEFAULT 0x00000000 |
| 471 | #define mmDB_RING_CONTROL_DEFAULT 0x00000001 |
| 472 | #define mmDB_MEM_ARB_WATERMARKS_DEFAULT 0x04040404 |
| 473 | #define mmDB_RMI_CACHE_POLICY_DEFAULT 0x0f0f0f07 |
| 474 | #define mmDB_DFSM_CONFIG_DEFAULT 0x00007f00 |
| 475 | #define mmDB_DFSM_WATERMARK_DEFAULT 0x00640064 |
| 476 | #define mmDB_DFSM_TILES_IN_FLIGHT_DEFAULT 0x05dc03e8 |
| 477 | #define mmDB_DFSM_PRIMS_IN_FLIGHT_DEFAULT 0x00fa00c8 |
| 478 | #define mmDB_DFSM_WATCHDOG_DEFAULT 0x000f4240 |
| 479 | #define mmDB_DFSM_FLUSH_ENABLE_DEFAULT 0x000003ff |
| 480 | #define mmDB_DFSM_FLUSH_AUX_EVENT_DEFAULT 0x00000000 |
| 481 | #define mmCC_RB_REDUNDANCY_DEFAULT 0x00000000 |
| 482 | #define mmCC_RB_BACKEND_DISABLE_DEFAULT 0x00000000 |
| 483 | #define mmGB_ADDR_CONFIG_DEFAULT 0x2a110012 |
| 484 | #define mmGB_BACKEND_MAP_DEFAULT 0x76541032 |
| 485 | #define mmGB_GPU_ID_DEFAULT 0x00000000 |
| 486 | #define mmCC_RB_DAISY_CHAIN_DEFAULT 0x76543210 |
| 487 | #define mmGB_ADDR_CONFIG_READ_DEFAULT 0x2a110012 |
| 488 | #define mmGB_TILE_MODE0_DEFAULT 0x00000000 |
| 489 | #define mmGB_TILE_MODE1_DEFAULT 0x00000000 |
| 490 | #define mmGB_TILE_MODE2_DEFAULT 0x00000000 |
| 491 | #define mmGB_TILE_MODE3_DEFAULT 0x00000000 |
| 492 | #define mmGB_TILE_MODE4_DEFAULT 0x00000000 |
| 493 | #define mmGB_TILE_MODE5_DEFAULT 0x00000000 |
| 494 | #define mmGB_TILE_MODE6_DEFAULT 0x00000000 |
| 495 | #define mmGB_TILE_MODE7_DEFAULT 0x00000000 |
| 496 | #define mmGB_TILE_MODE8_DEFAULT 0x00000000 |
| 497 | #define mmGB_TILE_MODE9_DEFAULT 0x00000000 |
| 498 | #define mmGB_TILE_MODE10_DEFAULT 0x00000000 |
| 499 | #define mmGB_TILE_MODE11_DEFAULT 0x00000000 |
| 500 | #define mmGB_TILE_MODE12_DEFAULT 0x00000000 |
| 501 | #define mmGB_TILE_MODE13_DEFAULT 0x00000000 |
| 502 | #define mmGB_TILE_MODE14_DEFAULT 0x00000000 |
| 503 | #define mmGB_TILE_MODE15_DEFAULT 0x00000000 |
| 504 | #define mmGB_TILE_MODE16_DEFAULT 0x00000000 |
| 505 | #define mmGB_TILE_MODE17_DEFAULT 0x00000000 |
| 506 | #define mmGB_TILE_MODE18_DEFAULT 0x00000000 |
| 507 | #define mmGB_TILE_MODE19_DEFAULT 0x00000000 |
| 508 | #define mmGB_TILE_MODE20_DEFAULT 0x00000000 |
| 509 | #define mmGB_TILE_MODE21_DEFAULT 0x00000000 |
| 510 | #define mmGB_TILE_MODE22_DEFAULT 0x00000000 |
| 511 | #define mmGB_TILE_MODE23_DEFAULT 0x00000000 |
| 512 | #define mmGB_TILE_MODE24_DEFAULT 0x00000000 |
| 513 | #define mmGB_TILE_MODE25_DEFAULT 0x00000000 |
| 514 | #define mmGB_TILE_MODE26_DEFAULT 0x00000000 |
| 515 | #define mmGB_TILE_MODE27_DEFAULT 0x00000000 |
| 516 | #define mmGB_TILE_MODE28_DEFAULT 0x00000000 |
| 517 | #define mmGB_TILE_MODE29_DEFAULT 0x00000000 |
| 518 | #define mmGB_TILE_MODE30_DEFAULT 0x00000000 |
| 519 | #define mmGB_TILE_MODE31_DEFAULT 0x00000000 |
| 520 | #define mmGB_MACROTILE_MODE0_DEFAULT 0x00000000 |
| 521 | #define mmGB_MACROTILE_MODE1_DEFAULT 0x00000000 |
| 522 | #define mmGB_MACROTILE_MODE2_DEFAULT 0x00000000 |
| 523 | #define mmGB_MACROTILE_MODE3_DEFAULT 0x00000000 |
| 524 | #define mmGB_MACROTILE_MODE4_DEFAULT 0x00000000 |
| 525 | #define mmGB_MACROTILE_MODE5_DEFAULT 0x00000000 |
| 526 | #define mmGB_MACROTILE_MODE6_DEFAULT 0x00000000 |
| 527 | #define mmGB_MACROTILE_MODE7_DEFAULT 0x00000000 |
| 528 | #define mmGB_MACROTILE_MODE8_DEFAULT 0x00000000 |
| 529 | #define mmGB_MACROTILE_MODE9_DEFAULT 0x00000000 |
| 530 | #define mmGB_MACROTILE_MODE10_DEFAULT 0x00000000 |
| 531 | #define mmGB_MACROTILE_MODE11_DEFAULT 0x00000000 |
| 532 | #define mmGB_MACROTILE_MODE12_DEFAULT 0x00000000 |
| 533 | #define mmGB_MACROTILE_MODE13_DEFAULT 0x00000000 |
| 534 | #define mmGB_MACROTILE_MODE14_DEFAULT 0x00000000 |
| 535 | #define mmGB_MACROTILE_MODE15_DEFAULT 0x00000000 |
| 536 | #define mmCB_HW_CONTROL_DEFAULT 0x00014107 |
| 537 | #define mmCB_HW_CONTROL_1_DEFAULT 0x10000000 |
| 538 | #define mmCB_HW_CONTROL_2_DEFAULT 0x00000000 |
| 539 | #define mmCB_HW_CONTROL_3_DEFAULT 0x00000000 |
| 540 | #define mmCB_HW_MEM_ARBITER_RD_DEFAULT 0x00029000 |
| 541 | #define mmCB_HW_MEM_ARBITER_WR_DEFAULT 0x00029000 |
| 542 | #define mmCB_DCC_CONFIG_DEFAULT 0x04000000 |
| 543 | #define mmGC_USER_RB_REDUNDANCY_DEFAULT 0x00000000 |
| 544 | #define mmGC_USER_RB_BACKEND_DISABLE_DEFAULT 0x00000000 |
| 545 | |
| 546 | |
| 547 | // addressBlock: gc_rmi_rmidec |
| 548 | #define mmRMI_GENERAL_CNTL_DEFAULT 0x00000000 |
| 549 | #define mmRMI_GENERAL_CNTL1_DEFAULT 0x00001a03 |
| 550 | #define mmRMI_GENERAL_STATUS_DEFAULT 0x00000000 |
| 551 | #define mmRMI_SUBBLOCK_STATUS0_DEFAULT 0x00000000 |
| 552 | #define mmRMI_SUBBLOCK_STATUS1_DEFAULT 0x00000000 |
| 553 | #define mmRMI_SUBBLOCK_STATUS2_DEFAULT 0x00000000 |
| 554 | #define mmRMI_SUBBLOCK_STATUS3_DEFAULT 0x00000000 |
| 555 | #define mmRMI_XBAR_CONFIG_DEFAULT 0x00000f00 |
| 556 | #define mmRMI_PROBE_POP_LOGIC_CNTL_DEFAULT 0x000340d0 |
| 557 | #define mmRMI_UTC_XNACK_N_MISC_CNTL_DEFAULT 0x00000564 |
| 558 | #define mmRMI_DEMUX_CNTL_DEFAULT 0x02000200 |
| 559 | #define mmRMI_UTCL1_CNTL1_DEFAULT 0x00020000 |
| 560 | #define mmRMI_UTCL1_CNTL2_DEFAULT 0x00010000 |
| 561 | #define mmRMI_UTC_UNIT_CONFIG_DEFAULT 0x00000000 |
| 562 | #define mmRMI_TCIW_FORMATTER0_CNTL_DEFAULT 0x4404001e |
| 563 | #define mmRMI_TCIW_FORMATTER1_CNTL_DEFAULT 0x4404001e |
| 564 | #define mmRMI_SCOREBOARD_CNTL_DEFAULT 0x001ffe00 |
| 565 | #define mmRMI_SCOREBOARD_STATUS0_DEFAULT 0x00000000 |
| 566 | #define mmRMI_SCOREBOARD_STATUS1_DEFAULT 0x00000000 |
| 567 | #define mmRMI_SCOREBOARD_STATUS2_DEFAULT 0x00000000 |
| 568 | #define mmRMI_XBAR_ARBITER_CONFIG_DEFAULT 0x08000800 |
| 569 | #define mmRMI_XBAR_ARBITER_CONFIG_1_DEFAULT 0xffffffff |
| 570 | #define mmRMI_CLOCK_CNTRL_DEFAULT 0x04208822 |
| 571 | #define mmRMI_UTCL1_STATUS_DEFAULT 0x00000000 |
| 572 | #define mmRMI_XNACK_DEBUG_DEFAULT 0x00000000 |
| 573 | #define mmRMI_SPARE_DEFAULT 0x00000001 |
| 574 | #define mmRMI_SPARE_1_DEFAULT 0x00000000 |
| 575 | #define mmRMI_SPARE_2_DEFAULT 0x00000000 |
| 576 | |
| 577 | |
| 578 | // addressBlock: gc_utcl2_atcl2dec |
| 579 | #define mmATC_L2_CNTL_DEFAULT 0x000001c9 |
| 580 | #define mmATC_L2_CNTL2_DEFAULT 0x00000100 |
| 581 | #define mmATC_L2_CACHE_DATA0_DEFAULT 0x00000000 |
| 582 | #define mmATC_L2_CACHE_DATA1_DEFAULT 0x00000000 |
| 583 | #define mmATC_L2_CACHE_DATA2_DEFAULT 0x00000000 |
| 584 | #define mmATC_L2_CNTL3_DEFAULT 0x000001f8 |
| 585 | #define mmATC_L2_STATUS_DEFAULT 0x00000000 |
| 586 | #define mmATC_L2_STATUS2_DEFAULT 0x00000000 |
| 587 | #define mmATC_L2_MISC_CG_DEFAULT 0x00000200 |
| 588 | #define mmATC_L2_MEM_POWER_LS_DEFAULT 0x00000208 |
| 589 | #define mmATC_L2_CGTT_CLK_CTRL_DEFAULT 0x00000080 |
| 590 | |
| 591 | |
| 592 | // addressBlock: gc_utcl2_vml2pfdec |
| 593 | #define mmVM_L2_CNTL_DEFAULT 0x00080602 |
| 594 | #define mmVM_L2_CNTL2_DEFAULT 0x00000000 |
| 595 | #define mmVM_L2_CNTL3_DEFAULT 0x80100007 |
| 596 | #define mmVM_L2_STATUS_DEFAULT 0x00000000 |
| 597 | #define mmVM_DUMMY_PAGE_FAULT_CNTL_DEFAULT 0x00000090 |
| 598 | #define mmVM_DUMMY_PAGE_FAULT_ADDR_LO32_DEFAULT 0x00000000 |
| 599 | #define mmVM_DUMMY_PAGE_FAULT_ADDR_HI32_DEFAULT 0x00000000 |
| 600 | #define mmVM_L2_PROTECTION_FAULT_CNTL_DEFAULT 0x3ffffffc |
| 601 | #define mmVM_L2_PROTECTION_FAULT_CNTL2_DEFAULT 0x000a0000 |
| 602 | #define mmVM_L2_PROTECTION_FAULT_MM_CNTL3_DEFAULT 0xffffffff |
| 603 | #define mmVM_L2_PROTECTION_FAULT_MM_CNTL4_DEFAULT 0xffffffff |
| 604 | #define mmVM_L2_PROTECTION_FAULT_STATUS_DEFAULT 0x00000000 |
| 605 | #define mmVM_L2_PROTECTION_FAULT_ADDR_LO32_DEFAULT 0x00000000 |
| 606 | #define mmVM_L2_PROTECTION_FAULT_ADDR_HI32_DEFAULT 0x00000000 |
| 607 | #define mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32_DEFAULT 0x00000000 |
| 608 | #define mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32_DEFAULT 0x00000000 |
| 609 | #define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32_DEFAULT 0x00000000 |
| 610 | #define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32_DEFAULT 0x00000000 |
| 611 | #define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32_DEFAULT 0x00000000 |
| 612 | #define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32_DEFAULT 0x00000000 |
| 613 | #define mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32_DEFAULT 0x00000000 |
| 614 | #define mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32_DEFAULT 0x00000000 |
| 615 | #define mmVM_L2_CNTL4_DEFAULT 0x000000c1 |
| 616 | #define mmVM_L2_MM_GROUP_RT_CLASSES_DEFAULT 0x00000000 |
| 617 | #define mmVM_L2_BANK_SELECT_RESERVED_CID_DEFAULT 0x00000000 |
| 618 | #define mmVM_L2_BANK_SELECT_RESERVED_CID2_DEFAULT 0x00000000 |
| 619 | #define mmVM_L2_CACHE_PARITY_CNTL_DEFAULT 0x00000000 |
| 620 | #define mmVM_L2_CGTT_CLK_CTRL_DEFAULT 0x00000080 |
| 621 | |
| 622 | |
| 623 | // addressBlock: gc_utcl2_vml2vcdec |
| 624 | #define mmVM_CONTEXT0_CNTL_DEFAULT 0x007ffe80 |
| 625 | #define mmVM_CONTEXT1_CNTL_DEFAULT 0x007ffe80 |
| 626 | #define mmVM_CONTEXT2_CNTL_DEFAULT 0x007ffe80 |
| 627 | #define mmVM_CONTEXT3_CNTL_DEFAULT 0x007ffe80 |
| 628 | #define mmVM_CONTEXT4_CNTL_DEFAULT 0x007ffe80 |
| 629 | #define mmVM_CONTEXT5_CNTL_DEFAULT 0x007ffe80 |
| 630 | #define mmVM_CONTEXT6_CNTL_DEFAULT 0x007ffe80 |
| 631 | #define mmVM_CONTEXT7_CNTL_DEFAULT 0x007ffe80 |
| 632 | #define mmVM_CONTEXT8_CNTL_DEFAULT 0x007ffe80 |
| 633 | #define mmVM_CONTEXT9_CNTL_DEFAULT 0x007ffe80 |
| 634 | #define mmVM_CONTEXT10_CNTL_DEFAULT 0x007ffe80 |
| 635 | #define mmVM_CONTEXT11_CNTL_DEFAULT 0x007ffe80 |
| 636 | #define mmVM_CONTEXT12_CNTL_DEFAULT 0x007ffe80 |
| 637 | #define mmVM_CONTEXT13_CNTL_DEFAULT 0x007ffe80 |
| 638 | #define mmVM_CONTEXT14_CNTL_DEFAULT 0x007ffe80 |
| 639 | #define mmVM_CONTEXT15_CNTL_DEFAULT 0x007ffe80 |
| 640 | #define mmVM_CONTEXTS_DISABLE_DEFAULT 0x00000000 |
| 641 | #define mmVM_INVALIDATE_ENG0_SEM_DEFAULT 0x00000000 |
| 642 | #define mmVM_INVALIDATE_ENG1_SEM_DEFAULT 0x00000000 |
| 643 | #define mmVM_INVALIDATE_ENG2_SEM_DEFAULT 0x00000000 |
| 644 | #define mmVM_INVALIDATE_ENG3_SEM_DEFAULT 0x00000000 |
| 645 | #define mmVM_INVALIDATE_ENG4_SEM_DEFAULT 0x00000000 |
| 646 | #define mmVM_INVALIDATE_ENG5_SEM_DEFAULT 0x00000000 |
| 647 | #define mmVM_INVALIDATE_ENG6_SEM_DEFAULT 0x00000000 |
| 648 | #define mmVM_INVALIDATE_ENG7_SEM_DEFAULT 0x00000000 |
| 649 | #define mmVM_INVALIDATE_ENG8_SEM_DEFAULT 0x00000000 |
| 650 | #define mmVM_INVALIDATE_ENG9_SEM_DEFAULT 0x00000000 |
| 651 | #define mmVM_INVALIDATE_ENG10_SEM_DEFAULT 0x00000000 |
| 652 | #define mmVM_INVALIDATE_ENG11_SEM_DEFAULT 0x00000000 |
| 653 | #define mmVM_INVALIDATE_ENG12_SEM_DEFAULT 0x00000000 |
| 654 | #define mmVM_INVALIDATE_ENG13_SEM_DEFAULT 0x00000000 |
| 655 | #define mmVM_INVALIDATE_ENG14_SEM_DEFAULT 0x00000000 |
| 656 | #define mmVM_INVALIDATE_ENG15_SEM_DEFAULT 0x00000000 |
| 657 | #define mmVM_INVALIDATE_ENG16_SEM_DEFAULT 0x00000000 |
| 658 | #define mmVM_INVALIDATE_ENG17_SEM_DEFAULT 0x00000000 |
| 659 | #define mmVM_INVALIDATE_ENG0_REQ_DEFAULT 0x017c0000 |
| 660 | #define mmVM_INVALIDATE_ENG1_REQ_DEFAULT 0x017c0000 |
| 661 | #define mmVM_INVALIDATE_ENG2_REQ_DEFAULT 0x017c0000 |
| 662 | #define mmVM_INVALIDATE_ENG3_REQ_DEFAULT 0x017c0000 |
| 663 | #define mmVM_INVALIDATE_ENG4_REQ_DEFAULT 0x017c0000 |
| 664 | #define mmVM_INVALIDATE_ENG5_REQ_DEFAULT 0x017c0000 |
| 665 | #define mmVM_INVALIDATE_ENG6_REQ_DEFAULT 0x017c0000 |
| 666 | #define mmVM_INVALIDATE_ENG7_REQ_DEFAULT 0x017c0000 |
| 667 | #define mmVM_INVALIDATE_ENG8_REQ_DEFAULT 0x017c0000 |
| 668 | #define mmVM_INVALIDATE_ENG9_REQ_DEFAULT 0x017c0000 |
| 669 | #define mmVM_INVALIDATE_ENG10_REQ_DEFAULT 0x017c0000 |
| 670 | #define mmVM_INVALIDATE_ENG11_REQ_DEFAULT 0x017c0000 |
| 671 | #define mmVM_INVALIDATE_ENG12_REQ_DEFAULT 0x017c0000 |
| 672 | #define mmVM_INVALIDATE_ENG13_REQ_DEFAULT 0x017c0000 |
| 673 | #define mmVM_INVALIDATE_ENG14_REQ_DEFAULT 0x017c0000 |
| 674 | #define mmVM_INVALIDATE_ENG15_REQ_DEFAULT 0x017c0000 |
| 675 | #define mmVM_INVALIDATE_ENG16_REQ_DEFAULT 0x017c0000 |
| 676 | #define mmVM_INVALIDATE_ENG17_REQ_DEFAULT 0x017c0000 |
| 677 | #define mmVM_INVALIDATE_ENG0_ACK_DEFAULT 0x00000000 |
| 678 | #define mmVM_INVALIDATE_ENG1_ACK_DEFAULT 0x00000000 |
| 679 | #define mmVM_INVALIDATE_ENG2_ACK_DEFAULT 0x00000000 |
| 680 | #define mmVM_INVALIDATE_ENG3_ACK_DEFAULT 0x00000000 |
| 681 | #define mmVM_INVALIDATE_ENG4_ACK_DEFAULT 0x00000000 |
| 682 | #define mmVM_INVALIDATE_ENG5_ACK_DEFAULT 0x00000000 |
| 683 | #define mmVM_INVALIDATE_ENG6_ACK_DEFAULT 0x00000000 |
| 684 | #define mmVM_INVALIDATE_ENG7_ACK_DEFAULT 0x00000000 |
| 685 | #define mmVM_INVALIDATE_ENG8_ACK_DEFAULT 0x00000000 |
| 686 | #define mmVM_INVALIDATE_ENG9_ACK_DEFAULT 0x00000000 |
| 687 | #define mmVM_INVALIDATE_ENG10_ACK_DEFAULT 0x00000000 |
| 688 | #define mmVM_INVALIDATE_ENG11_ACK_DEFAULT 0x00000000 |
| 689 | #define mmVM_INVALIDATE_ENG12_ACK_DEFAULT 0x00000000 |
| 690 | #define mmVM_INVALIDATE_ENG13_ACK_DEFAULT 0x00000000 |
| 691 | #define mmVM_INVALIDATE_ENG14_ACK_DEFAULT 0x00000000 |
| 692 | #define mmVM_INVALIDATE_ENG15_ACK_DEFAULT 0x00000000 |
| 693 | #define mmVM_INVALIDATE_ENG16_ACK_DEFAULT 0x00000000 |
| 694 | #define mmVM_INVALIDATE_ENG17_ACK_DEFAULT 0x00000000 |
| 695 | #define mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 696 | #define mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 697 | #define mmVM_INVALIDATE_ENG1_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 698 | #define mmVM_INVALIDATE_ENG1_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 699 | #define mmVM_INVALIDATE_ENG2_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 700 | #define mmVM_INVALIDATE_ENG2_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 701 | #define mmVM_INVALIDATE_ENG3_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 702 | #define mmVM_INVALIDATE_ENG3_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 703 | #define mmVM_INVALIDATE_ENG4_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 704 | #define mmVM_INVALIDATE_ENG4_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 705 | #define mmVM_INVALIDATE_ENG5_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 706 | #define mmVM_INVALIDATE_ENG5_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 707 | #define mmVM_INVALIDATE_ENG6_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 708 | #define mmVM_INVALIDATE_ENG6_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 709 | #define mmVM_INVALIDATE_ENG7_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 710 | #define mmVM_INVALIDATE_ENG7_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 711 | #define mmVM_INVALIDATE_ENG8_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 712 | #define mmVM_INVALIDATE_ENG8_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 713 | #define mmVM_INVALIDATE_ENG9_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 714 | #define mmVM_INVALIDATE_ENG9_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 715 | #define mmVM_INVALIDATE_ENG10_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 716 | #define mmVM_INVALIDATE_ENG10_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 717 | #define mmVM_INVALIDATE_ENG11_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 718 | #define mmVM_INVALIDATE_ENG11_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 719 | #define mmVM_INVALIDATE_ENG12_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 720 | #define mmVM_INVALIDATE_ENG12_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 721 | #define mmVM_INVALIDATE_ENG13_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 722 | #define mmVM_INVALIDATE_ENG13_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 723 | #define mmVM_INVALIDATE_ENG14_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 724 | #define mmVM_INVALIDATE_ENG14_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 725 | #define mmVM_INVALIDATE_ENG15_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 726 | #define mmVM_INVALIDATE_ENG15_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 727 | #define mmVM_INVALIDATE_ENG16_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 728 | #define mmVM_INVALIDATE_ENG16_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 729 | #define mmVM_INVALIDATE_ENG17_ADDR_RANGE_LO32_DEFAULT 0x00000000 |
| 730 | #define mmVM_INVALIDATE_ENG17_ADDR_RANGE_HI32_DEFAULT 0x00000000 |
| 731 | #define mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 732 | #define mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 733 | #define mmVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 734 | #define mmVM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 735 | #define mmVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 736 | #define mmVM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 737 | #define mmVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 738 | #define mmVM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 739 | #define mmVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 740 | #define mmVM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 741 | #define mmVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 742 | #define mmVM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 743 | #define mmVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 744 | #define mmVM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 745 | #define mmVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 746 | #define mmVM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 747 | #define mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 748 | #define mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 749 | #define mmVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 750 | #define mmVM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 751 | #define mmVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 752 | #define mmVM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 753 | #define mmVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 754 | #define mmVM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 755 | #define mmVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 756 | #define mmVM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 757 | #define mmVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 758 | #define mmVM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 759 | #define mmVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 760 | #define mmVM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 761 | #define mmVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32_DEFAULT 0x00000000 |
| 762 | #define mmVM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32_DEFAULT 0x00000000 |
| 763 | #define mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 764 | #define mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 765 | #define mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 766 | #define mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 767 | #define mmVM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 768 | #define mmVM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 769 | #define mmVM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 770 | #define mmVM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 771 | #define mmVM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 772 | #define mmVM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 773 | #define mmVM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 774 | #define mmVM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 775 | #define mmVM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 776 | #define mmVM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 777 | #define mmVM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 778 | #define mmVM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 779 | #define mmVM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 780 | #define mmVM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 781 | #define mmVM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 782 | #define mmVM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 783 | #define mmVM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 784 | #define mmVM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 785 | #define mmVM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 786 | #define mmVM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 787 | #define mmVM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 788 | #define mmVM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 789 | #define mmVM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 790 | #define mmVM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 791 | #define mmVM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 792 | #define mmVM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 793 | #define mmVM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32_DEFAULT 0x00000000 |
| 794 | #define mmVM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32_DEFAULT 0x00000000 |
| 795 | #define mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 796 | #define mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 797 | #define mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 798 | #define mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 799 | #define mmVM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 800 | #define mmVM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 801 | #define mmVM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 802 | #define mmVM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 803 | #define mmVM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 804 | #define mmVM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 805 | #define mmVM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 806 | #define mmVM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 807 | #define mmVM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 808 | #define mmVM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 809 | #define mmVM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 810 | #define mmVM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 811 | #define mmVM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 812 | #define mmVM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 813 | #define mmVM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 814 | #define mmVM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 815 | #define mmVM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 816 | #define mmVM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 817 | #define mmVM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 818 | #define mmVM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 819 | #define mmVM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 820 | #define mmVM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 821 | #define mmVM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 822 | #define mmVM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 823 | #define mmVM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 824 | #define mmVM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 825 | #define mmVM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32_DEFAULT 0x00000000 |
| 826 | #define mmVM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32_DEFAULT 0x00000000 |
| 827 | |
| 828 | |
| 829 | // addressBlock: gc_utcl2_vmsharedpfdec |
| 830 | #define mmMC_VM_NB_MMIOBASE_DEFAULT 0x00000000 |
| 831 | #define mmMC_VM_NB_MMIOLIMIT_DEFAULT 0x00000000 |
| 832 | #define mmMC_VM_NB_PCI_CTRL_DEFAULT 0x00000000 |
| 833 | #define mmMC_VM_NB_PCI_ARB_DEFAULT 0x00000008 |
| 834 | #define mmMC_VM_NB_TOP_OF_DRAM_SLOT1_DEFAULT 0x00000000 |
| 835 | #define mmMC_VM_NB_LOWER_TOP_OF_DRAM2_DEFAULT 0x00000000 |
| 836 | #define mmMC_VM_NB_UPPER_TOP_OF_DRAM2_DEFAULT 0x00000000 |
| 837 | #define mmMC_VM_FB_OFFSET_DEFAULT 0x00000000 |
| 838 | #define mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB_DEFAULT 0x00000000 |
| 839 | #define mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB_DEFAULT 0x00000000 |
| 840 | #define mmMC_VM_STEERING_DEFAULT 0x00000001 |
| 841 | #define mmMC_SHARED_VIRT_RESET_REQ_DEFAULT 0x00000000 |
| 842 | #define mmMC_MEM_POWER_LS_DEFAULT 0x00000208 |
| 843 | #define mmMC_VM_CACHEABLE_DRAM_ADDRESS_START_DEFAULT 0x00000000 |
| 844 | #define mmMC_VM_CACHEABLE_DRAM_ADDRESS_END_DEFAULT 0x00000000 |
| 845 | #define mmMC_VM_APT_CNTL_DEFAULT 0x00000000 |
| 846 | #define mmMC_VM_LOCAL_HBM_ADDRESS_START_DEFAULT 0x00000000 |
| 847 | #define mmMC_VM_LOCAL_HBM_ADDRESS_END_DEFAULT 0x000fffff |
| 848 | #define mmMC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL_DEFAULT 0x00000000 |
| 849 | |
| 850 | |
| 851 | // addressBlock: gc_utcl2_vmsharedvcdec |
| 852 | #define mmMC_VM_FB_LOCATION_BASE_DEFAULT 0x00000000 |
| 853 | #define mmMC_VM_FB_LOCATION_TOP_DEFAULT 0x00000000 |
| 854 | #define mmMC_VM_AGP_TOP_DEFAULT 0x00000000 |
| 855 | #define mmMC_VM_AGP_BOT_DEFAULT 0x00000000 |
| 856 | #define mmMC_VM_AGP_BASE_DEFAULT 0x00000000 |
| 857 | #define mmMC_VM_SYSTEM_APERTURE_LOW_ADDR_DEFAULT 0x00000000 |
| 858 | #define mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR_DEFAULT 0x00000000 |
| 859 | #define mmMC_VM_MX_L1_TLB_CNTL_DEFAULT 0x00002501 |
| 860 | |
| 861 | |
| 862 | // addressBlock: gc_tcdec |
| 863 | #define mmTCP_INVALIDATE_DEFAULT 0x00000000 |
| 864 | #define mmTCP_STATUS_DEFAULT 0x00000000 |
| 865 | #define mmTCP_CNTL_DEFAULT 0x2f9c0000 |
| 866 | #define mmTCP_CHAN_STEER_LO_DEFAULT 0x76543210 |
| 867 | #define mmTCP_CHAN_STEER_HI_DEFAULT 0xfedcba98 |
| 868 | #define mmTCP_ADDR_CONFIG_DEFAULT 0x000000ff |
| 869 | #define mmTCP_CREDIT_DEFAULT 0x804001c0 |
| 870 | #define mmTCP_BUFFER_ADDR_HASH_CNTL_DEFAULT 0x00000000 |
| 871 | #define mmTCP_EDC_CNT_DEFAULT 0x00000000 |
| 872 | #define mmTC_CFG_L1_LOAD_POLICY0_DEFAULT 0x00000000 |
| 873 | #define mmTC_CFG_L1_LOAD_POLICY1_DEFAULT 0x00000000 |
| 874 | #define mmTC_CFG_L1_STORE_POLICY_DEFAULT 0x00000000 |
| 875 | #define mmTC_CFG_L2_LOAD_POLICY0_DEFAULT 0x00000000 |
| 876 | #define mmTC_CFG_L2_LOAD_POLICY1_DEFAULT 0x00000000 |
| 877 | #define mmTC_CFG_L2_STORE_POLICY0_DEFAULT 0x00000000 |
| 878 | #define mmTC_CFG_L2_STORE_POLICY1_DEFAULT 0x00000000 |
| 879 | #define mmTC_CFG_L2_ATOMIC_POLICY_DEFAULT 0x00000000 |
| 880 | #define mmTC_CFG_L1_VOLATILE_DEFAULT 0x00000000 |
| 881 | #define mmTC_CFG_L2_VOLATILE_DEFAULT 0x00000000 |
| 882 | #define mmTCI_STATUS_DEFAULT 0x00000000 |
| 883 | #define mmTCI_CNTL_1_DEFAULT 0x40080022 |
| 884 | #define mmTCI_CNTL_2_DEFAULT 0x00000041 |
| 885 | #define mmTCC_CTRL_DEFAULT 0xf30fff7f |
| 886 | #define mmTCC_CTRL2_DEFAULT 0x0000000f |
| 887 | #define mmTCC_EDC_CNT_DEFAULT 0x00000000 |
| 888 | #define mmTCC_EDC_CNT2_DEFAULT 0x00000000 |
| 889 | #define mmTCC_REDUNDANCY_DEFAULT 0x00000000 |
| 890 | #define mmTCC_EXE_DISABLE_DEFAULT 0x00000000 |
| 891 | #define mmTCC_DSM_CNTL_DEFAULT 0x00000000 |
| 892 | #define mmTCC_DSM_CNTLA_DEFAULT 0x00000000 |
| 893 | #define mmTCC_DSM_CNTL2_DEFAULT 0x00000000 |
| 894 | #define mmTCC_DSM_CNTL2A_DEFAULT 0x00000000 |
| 895 | #define mmTCC_DSM_CNTL2B_DEFAULT 0x00000000 |
| 896 | #define mmTCC_WBINVL2_DEFAULT 0x00000010 |
| 897 | #define mmTCC_SOFT_RESET_DEFAULT 0x00000000 |
| 898 | #define mmTCA_CTRL_DEFAULT 0x00000088 |
| 899 | #define mmTCA_BURST_MASK_DEFAULT 0xffffffff |
| 900 | #define mmTCA_BURST_CTRL_DEFAULT 0x00000007 |
| 901 | #define mmTCA_DSM_CNTL_DEFAULT 0x00000000 |
| 902 | #define mmTCA_DSM_CNTL2_DEFAULT 0x00000000 |
| 903 | #define mmTCA_EDC_CNT_DEFAULT 0x00000000 |
| 904 | |
| 905 | |
| 906 | // addressBlock: gc_shdec |
| 907 | #define mmSPI_SHADER_PGM_RSRC3_PS_DEFAULT 0x0000ffff |
| 908 | #define mmSPI_SHADER_PGM_LO_PS_DEFAULT 0x00000000 |
| 909 | #define mmSPI_SHADER_PGM_HI_PS_DEFAULT 0x00000000 |
| 910 | #define mmSPI_SHADER_PGM_RSRC1_PS_DEFAULT 0x00000000 |
| 911 | #define mmSPI_SHADER_PGM_RSRC2_PS_DEFAULT 0x00000000 |
| 912 | #define mmSPI_SHADER_USER_DATA_PS_0_DEFAULT 0x00000000 |
| 913 | #define mmSPI_SHADER_USER_DATA_PS_1_DEFAULT 0x00000000 |
| 914 | #define mmSPI_SHADER_USER_DATA_PS_2_DEFAULT 0x00000000 |
| 915 | #define mmSPI_SHADER_USER_DATA_PS_3_DEFAULT 0x00000000 |
| 916 | #define mmSPI_SHADER_USER_DATA_PS_4_DEFAULT 0x00000000 |
| 917 | #define mmSPI_SHADER_USER_DATA_PS_5_DEFAULT 0x00000000 |
| 918 | #define mmSPI_SHADER_USER_DATA_PS_6_DEFAULT 0x00000000 |
| 919 | #define mmSPI_SHADER_USER_DATA_PS_7_DEFAULT 0x00000000 |
| 920 | #define mmSPI_SHADER_USER_DATA_PS_8_DEFAULT 0x00000000 |
| 921 | #define mmSPI_SHADER_USER_DATA_PS_9_DEFAULT 0x00000000 |
| 922 | #define mmSPI_SHADER_USER_DATA_PS_10_DEFAULT 0x00000000 |
| 923 | #define mmSPI_SHADER_USER_DATA_PS_11_DEFAULT 0x00000000 |
| 924 | #define mmSPI_SHADER_USER_DATA_PS_12_DEFAULT 0x00000000 |
| 925 | #define mmSPI_SHADER_USER_DATA_PS_13_DEFAULT 0x00000000 |
| 926 | #define mmSPI_SHADER_USER_DATA_PS_14_DEFAULT 0x00000000 |
| 927 | #define mmSPI_SHADER_USER_DATA_PS_15_DEFAULT 0x00000000 |
| 928 | #define mmSPI_SHADER_USER_DATA_PS_16_DEFAULT 0x00000000 |
| 929 | #define mmSPI_SHADER_USER_DATA_PS_17_DEFAULT 0x00000000 |
| 930 | #define mmSPI_SHADER_USER_DATA_PS_18_DEFAULT 0x00000000 |
| 931 | #define mmSPI_SHADER_USER_DATA_PS_19_DEFAULT 0x00000000 |
| 932 | #define mmSPI_SHADER_USER_DATA_PS_20_DEFAULT 0x00000000 |
| 933 | #define mmSPI_SHADER_USER_DATA_PS_21_DEFAULT 0x00000000 |
| 934 | #define mmSPI_SHADER_USER_DATA_PS_22_DEFAULT 0x00000000 |
| 935 | #define mmSPI_SHADER_USER_DATA_PS_23_DEFAULT 0x00000000 |
| 936 | #define mmSPI_SHADER_USER_DATA_PS_24_DEFAULT 0x00000000 |
| 937 | #define mmSPI_SHADER_USER_DATA_PS_25_DEFAULT 0x00000000 |
| 938 | #define mmSPI_SHADER_USER_DATA_PS_26_DEFAULT 0x00000000 |
| 939 | #define mmSPI_SHADER_USER_DATA_PS_27_DEFAULT 0x00000000 |
| 940 | #define mmSPI_SHADER_USER_DATA_PS_28_DEFAULT 0x00000000 |
| 941 | #define mmSPI_SHADER_USER_DATA_PS_29_DEFAULT 0x00000000 |
| 942 | #define mmSPI_SHADER_USER_DATA_PS_30_DEFAULT 0x00000000 |
| 943 | #define mmSPI_SHADER_USER_DATA_PS_31_DEFAULT 0x00000000 |
| 944 | #define mmSPI_SHADER_PGM_RSRC3_VS_DEFAULT 0x0000ffff |
| 945 | #define mmSPI_SHADER_LATE_ALLOC_VS_DEFAULT 0x00000000 |
| 946 | #define mmSPI_SHADER_PGM_LO_VS_DEFAULT 0x00000000 |
| 947 | #define mmSPI_SHADER_PGM_HI_VS_DEFAULT 0x00000000 |
| 948 | #define mmSPI_SHADER_PGM_RSRC1_VS_DEFAULT 0x00000000 |
| 949 | #define mmSPI_SHADER_PGM_RSRC2_VS_DEFAULT 0x00000000 |
| 950 | #define mmSPI_SHADER_USER_DATA_VS_0_DEFAULT 0x00000000 |
| 951 | #define mmSPI_SHADER_USER_DATA_VS_1_DEFAULT 0x00000000 |
| 952 | #define mmSPI_SHADER_USER_DATA_VS_2_DEFAULT 0x00000000 |
| 953 | #define mmSPI_SHADER_USER_DATA_VS_3_DEFAULT 0x00000000 |
| 954 | #define mmSPI_SHADER_USER_DATA_VS_4_DEFAULT 0x00000000 |
| 955 | #define mmSPI_SHADER_USER_DATA_VS_5_DEFAULT 0x00000000 |
| 956 | #define mmSPI_SHADER_USER_DATA_VS_6_DEFAULT 0x00000000 |
| 957 | #define mmSPI_SHADER_USER_DATA_VS_7_DEFAULT 0x00000000 |
| 958 | #define mmSPI_SHADER_USER_DATA_VS_8_DEFAULT 0x00000000 |
| 959 | #define mmSPI_SHADER_USER_DATA_VS_9_DEFAULT 0x00000000 |
| 960 | #define mmSPI_SHADER_USER_DATA_VS_10_DEFAULT 0x00000000 |
| 961 | #define mmSPI_SHADER_USER_DATA_VS_11_DEFAULT 0x00000000 |
| 962 | #define mmSPI_SHADER_USER_DATA_VS_12_DEFAULT 0x00000000 |
| 963 | #define mmSPI_SHADER_USER_DATA_VS_13_DEFAULT 0x00000000 |
| 964 | #define mmSPI_SHADER_USER_DATA_VS_14_DEFAULT 0x00000000 |
| 965 | #define mmSPI_SHADER_USER_DATA_VS_15_DEFAULT 0x00000000 |
| 966 | #define mmSPI_SHADER_USER_DATA_VS_16_DEFAULT 0x00000000 |
| 967 | #define mmSPI_SHADER_USER_DATA_VS_17_DEFAULT 0x00000000 |
| 968 | #define mmSPI_SHADER_USER_DATA_VS_18_DEFAULT 0x00000000 |
| 969 | #define mmSPI_SHADER_USER_DATA_VS_19_DEFAULT 0x00000000 |
| 970 | #define mmSPI_SHADER_USER_DATA_VS_20_DEFAULT 0x00000000 |
| 971 | #define mmSPI_SHADER_USER_DATA_VS_21_DEFAULT 0x00000000 |
| 972 | #define mmSPI_SHADER_USER_DATA_VS_22_DEFAULT 0x00000000 |
| 973 | #define mmSPI_SHADER_USER_DATA_VS_23_DEFAULT 0x00000000 |
| 974 | #define mmSPI_SHADER_USER_DATA_VS_24_DEFAULT 0x00000000 |
| 975 | #define mmSPI_SHADER_USER_DATA_VS_25_DEFAULT 0x00000000 |
| 976 | #define mmSPI_SHADER_USER_DATA_VS_26_DEFAULT 0x00000000 |
| 977 | #define mmSPI_SHADER_USER_DATA_VS_27_DEFAULT 0x00000000 |
| 978 | #define mmSPI_SHADER_USER_DATA_VS_28_DEFAULT 0x00000000 |
| 979 | #define mmSPI_SHADER_USER_DATA_VS_29_DEFAULT 0x00000000 |
| 980 | #define mmSPI_SHADER_USER_DATA_VS_30_DEFAULT 0x00000000 |
| 981 | #define mmSPI_SHADER_USER_DATA_VS_31_DEFAULT 0x00000000 |
| 982 | #define mmSPI_SHADER_PGM_RSRC2_GS_VS_DEFAULT 0x00000000 |
| 983 | #define mmSPI_SHADER_PGM_RSRC4_GS_DEFAULT 0x00000800 |
| 984 | #define mmSPI_SHADER_USER_DATA_ADDR_LO_GS_DEFAULT 0x00000000 |
| 985 | #define mmSPI_SHADER_USER_DATA_ADDR_HI_GS_DEFAULT 0x00000000 |
| 986 | #define mmSPI_SHADER_PGM_LO_ES_DEFAULT 0x00000000 |
| 987 | #define mmSPI_SHADER_PGM_HI_ES_DEFAULT 0x00000000 |
| 988 | #define mmSPI_SHADER_PGM_RSRC3_GS_DEFAULT 0x0000fffe |
| 989 | #define mmSPI_SHADER_PGM_LO_GS_DEFAULT 0x00000000 |
| 990 | #define mmSPI_SHADER_PGM_HI_GS_DEFAULT 0x00000000 |
| 991 | #define mmSPI_SHADER_PGM_RSRC1_GS_DEFAULT 0x00000000 |
| 992 | #define mmSPI_SHADER_PGM_RSRC2_GS_DEFAULT 0x00000000 |
| 993 | #define mmSPI_SHADER_USER_DATA_ES_0_DEFAULT 0x00000000 |
| 994 | #define mmSPI_SHADER_USER_DATA_ES_1_DEFAULT 0x00000000 |
| 995 | #define mmSPI_SHADER_USER_DATA_ES_2_DEFAULT 0x00000000 |
| 996 | #define mmSPI_SHADER_USER_DATA_ES_3_DEFAULT 0x00000000 |
| 997 | #define mmSPI_SHADER_USER_DATA_ES_4_DEFAULT 0x00000000 |
| 998 | #define mmSPI_SHADER_USER_DATA_ES_5_DEFAULT 0x00000000 |
| 999 | #define mmSPI_SHADER_USER_DATA_ES_6_DEFAULT 0x00000000 |
| 1000 | #define mmSPI_SHADER_USER_DATA_ES_7_DEFAULT 0x00000000 |
| 1001 | #define mmSPI_SHADER_USER_DATA_ES_8_DEFAULT 0x00000000 |
| 1002 | #define mmSPI_SHADER_USER_DATA_ES_9_DEFAULT 0x00000000 |
| 1003 | #define mmSPI_SHADER_USER_DATA_ES_10_DEFAULT 0x00000000 |
| 1004 | #define mmSPI_SHADER_USER_DATA_ES_11_DEFAULT 0x00000000 |
| 1005 | #define mmSPI_SHADER_USER_DATA_ES_12_DEFAULT 0x00000000 |
| 1006 | #define mmSPI_SHADER_USER_DATA_ES_13_DEFAULT 0x00000000 |
| 1007 | #define mmSPI_SHADER_USER_DATA_ES_14_DEFAULT 0x00000000 |
| 1008 | #define mmSPI_SHADER_USER_DATA_ES_15_DEFAULT 0x00000000 |
| 1009 | #define mmSPI_SHADER_USER_DATA_ES_16_DEFAULT 0x00000000 |
| 1010 | #define mmSPI_SHADER_USER_DATA_ES_17_DEFAULT 0x00000000 |
| 1011 | #define mmSPI_SHADER_USER_DATA_ES_18_DEFAULT 0x00000000 |
| 1012 | #define mmSPI_SHADER_USER_DATA_ES_19_DEFAULT 0x00000000 |
| 1013 | #define mmSPI_SHADER_USER_DATA_ES_20_DEFAULT 0x00000000 |
| 1014 | #define mmSPI_SHADER_USER_DATA_ES_21_DEFAULT 0x00000000 |
| 1015 | #define mmSPI_SHADER_USER_DATA_ES_22_DEFAULT 0x00000000 |
| 1016 | #define mmSPI_SHADER_USER_DATA_ES_23_DEFAULT 0x00000000 |
| 1017 | #define mmSPI_SHADER_USER_DATA_ES_24_DEFAULT 0x00000000 |
| 1018 | #define mmSPI_SHADER_USER_DATA_ES_25_DEFAULT 0x00000000 |
| 1019 | #define mmSPI_SHADER_USER_DATA_ES_26_DEFAULT 0x00000000 |
| 1020 | #define mmSPI_SHADER_USER_DATA_ES_27_DEFAULT 0x00000000 |
| 1021 | #define mmSPI_SHADER_USER_DATA_ES_28_DEFAULT 0x00000000 |
| 1022 | #define mmSPI_SHADER_USER_DATA_ES_29_DEFAULT 0x00000000 |
| 1023 | #define mmSPI_SHADER_USER_DATA_ES_30_DEFAULT 0x00000000 |
| 1024 | #define mmSPI_SHADER_USER_DATA_ES_31_DEFAULT 0x00000000 |
| 1025 | #define mmSPI_SHADER_PGM_RSRC4_HS_DEFAULT 0x00000000 |
| 1026 | #define mmSPI_SHADER_USER_DATA_ADDR_LO_HS_DEFAULT 0x00000000 |
| 1027 | #define mmSPI_SHADER_USER_DATA_ADDR_HI_HS_DEFAULT 0x00000000 |
| 1028 | #define mmSPI_SHADER_PGM_LO_LS_DEFAULT 0x00000000 |
| 1029 | #define mmSPI_SHADER_PGM_HI_LS_DEFAULT 0x00000000 |
| 1030 | #define mmSPI_SHADER_PGM_RSRC3_HS_DEFAULT 0xffff0000 |
| 1031 | #define mmSPI_SHADER_PGM_LO_HS_DEFAULT 0x00000000 |
| 1032 | #define mmSPI_SHADER_PGM_HI_HS_DEFAULT 0x00000000 |
| 1033 | #define mmSPI_SHADER_PGM_RSRC1_HS_DEFAULT 0x00000000 |
| 1034 | #define mmSPI_SHADER_PGM_RSRC2_HS_DEFAULT 0x00000000 |
| 1035 | #define mmSPI_SHADER_USER_DATA_LS_0_DEFAULT 0x00000000 |
| 1036 | #define mmSPI_SHADER_USER_DATA_LS_1_DEFAULT 0x00000000 |
| 1037 | #define mmSPI_SHADER_USER_DATA_LS_2_DEFAULT 0x00000000 |
| 1038 | #define mmSPI_SHADER_USER_DATA_LS_3_DEFAULT 0x00000000 |
| 1039 | #define mmSPI_SHADER_USER_DATA_LS_4_DEFAULT 0x00000000 |
| 1040 | #define mmSPI_SHADER_USER_DATA_LS_5_DEFAULT 0x00000000 |
| 1041 | #define mmSPI_SHADER_USER_DATA_LS_6_DEFAULT 0x00000000 |
| 1042 | #define mmSPI_SHADER_USER_DATA_LS_7_DEFAULT 0x00000000 |
| 1043 | #define mmSPI_SHADER_USER_DATA_LS_8_DEFAULT 0x00000000 |
| 1044 | #define mmSPI_SHADER_USER_DATA_LS_9_DEFAULT 0x00000000 |
| 1045 | #define mmSPI_SHADER_USER_DATA_LS_10_DEFAULT 0x00000000 |
| 1046 | #define mmSPI_SHADER_USER_DATA_LS_11_DEFAULT 0x00000000 |
| 1047 | #define mmSPI_SHADER_USER_DATA_LS_12_DEFAULT 0x00000000 |
| 1048 | #define mmSPI_SHADER_USER_DATA_LS_13_DEFAULT 0x00000000 |
| 1049 | #define mmSPI_SHADER_USER_DATA_LS_14_DEFAULT 0x00000000 |
| 1050 | #define mmSPI_SHADER_USER_DATA_LS_15_DEFAULT 0x00000000 |
| 1051 | #define mmSPI_SHADER_USER_DATA_LS_16_DEFAULT 0x00000000 |
| 1052 | #define mmSPI_SHADER_USER_DATA_LS_17_DEFAULT 0x00000000 |
| 1053 | #define mmSPI_SHADER_USER_DATA_LS_18_DEFAULT 0x00000000 |
| 1054 | #define mmSPI_SHADER_USER_DATA_LS_19_DEFAULT 0x00000000 |
| 1055 | #define mmSPI_SHADER_USER_DATA_LS_20_DEFAULT 0x00000000 |
| 1056 | #define mmSPI_SHADER_USER_DATA_LS_21_DEFAULT 0x00000000 |
| 1057 | #define mmSPI_SHADER_USER_DATA_LS_22_DEFAULT 0x00000000 |
| 1058 | #define mmSPI_SHADER_USER_DATA_LS_23_DEFAULT 0x00000000 |
| 1059 | #define mmSPI_SHADER_USER_DATA_LS_24_DEFAULT 0x00000000 |
| 1060 | #define mmSPI_SHADER_USER_DATA_LS_25_DEFAULT 0x00000000 |
| 1061 | #define mmSPI_SHADER_USER_DATA_LS_26_DEFAULT 0x00000000 |
| 1062 | #define mmSPI_SHADER_USER_DATA_LS_27_DEFAULT 0x00000000 |
| 1063 | #define mmSPI_SHADER_USER_DATA_LS_28_DEFAULT 0x00000000 |
| 1064 | #define mmSPI_SHADER_USER_DATA_LS_29_DEFAULT 0x00000000 |
| 1065 | #define mmSPI_SHADER_USER_DATA_LS_30_DEFAULT 0x00000000 |
| 1066 | #define mmSPI_SHADER_USER_DATA_LS_31_DEFAULT 0x00000000 |
| 1067 | #define mmSPI_SHADER_USER_DATA_COMMON_0_DEFAULT 0x00000000 |
| 1068 | #define mmSPI_SHADER_USER_DATA_COMMON_1_DEFAULT 0x00000000 |
| 1069 | #define mmSPI_SHADER_USER_DATA_COMMON_2_DEFAULT 0x00000000 |
| 1070 | #define mmSPI_SHADER_USER_DATA_COMMON_3_DEFAULT 0x00000000 |
| 1071 | #define mmSPI_SHADER_USER_DATA_COMMON_4_DEFAULT 0x00000000 |
| 1072 | #define mmSPI_SHADER_USER_DATA_COMMON_5_DEFAULT 0x00000000 |
| 1073 | #define mmSPI_SHADER_USER_DATA_COMMON_6_DEFAULT 0x00000000 |
| 1074 | #define mmSPI_SHADER_USER_DATA_COMMON_7_DEFAULT 0x00000000 |
| 1075 | #define mmSPI_SHADER_USER_DATA_COMMON_8_DEFAULT 0x00000000 |
| 1076 | #define mmSPI_SHADER_USER_DATA_COMMON_9_DEFAULT 0x00000000 |
| 1077 | #define mmSPI_SHADER_USER_DATA_COMMON_10_DEFAULT 0x00000000 |
| 1078 | #define mmSPI_SHADER_USER_DATA_COMMON_11_DEFAULT 0x00000000 |
| 1079 | #define mmSPI_SHADER_USER_DATA_COMMON_12_DEFAULT 0x00000000 |
| 1080 | #define mmSPI_SHADER_USER_DATA_COMMON_13_DEFAULT 0x00000000 |
| 1081 | #define mmSPI_SHADER_USER_DATA_COMMON_14_DEFAULT 0x00000000 |
| 1082 | #define mmSPI_SHADER_USER_DATA_COMMON_15_DEFAULT 0x00000000 |
| 1083 | #define mmSPI_SHADER_USER_DATA_COMMON_16_DEFAULT 0x00000000 |
| 1084 | #define mmSPI_SHADER_USER_DATA_COMMON_17_DEFAULT 0x00000000 |
| 1085 | #define mmSPI_SHADER_USER_DATA_COMMON_18_DEFAULT 0x00000000 |
| 1086 | #define mmSPI_SHADER_USER_DATA_COMMON_19_DEFAULT 0x00000000 |
| 1087 | #define mmSPI_SHADER_USER_DATA_COMMON_20_DEFAULT 0x00000000 |
| 1088 | #define mmSPI_SHADER_USER_DATA_COMMON_21_DEFAULT 0x00000000 |
| 1089 | #define mmSPI_SHADER_USER_DATA_COMMON_22_DEFAULT 0x00000000 |
| 1090 | #define mmSPI_SHADER_USER_DATA_COMMON_23_DEFAULT 0x00000000 |
| 1091 | #define mmSPI_SHADER_USER_DATA_COMMON_24_DEFAULT 0x00000000 |
| 1092 | #define mmSPI_SHADER_USER_DATA_COMMON_25_DEFAULT 0x00000000 |
| 1093 | #define mmSPI_SHADER_USER_DATA_COMMON_26_DEFAULT 0x00000000 |
| 1094 | #define mmSPI_SHADER_USER_DATA_COMMON_27_DEFAULT 0x00000000 |
| 1095 | #define mmSPI_SHADER_USER_DATA_COMMON_28_DEFAULT 0x00000000 |
| 1096 | #define mmSPI_SHADER_USER_DATA_COMMON_29_DEFAULT 0x00000000 |
| 1097 | #define mmSPI_SHADER_USER_DATA_COMMON_30_DEFAULT 0x00000000 |
| 1098 | #define mmSPI_SHADER_USER_DATA_COMMON_31_DEFAULT 0x00000000 |
| 1099 | #define mmCOMPUTE_DISPATCH_INITIATOR_DEFAULT 0x00000000 |
| 1100 | #define mmCOMPUTE_DIM_X_DEFAULT 0x00000000 |
| 1101 | #define mmCOMPUTE_DIM_Y_DEFAULT 0x00000000 |
| 1102 | #define mmCOMPUTE_DIM_Z_DEFAULT 0x00000000 |
| 1103 | #define mmCOMPUTE_START_X_DEFAULT 0x00000000 |
| 1104 | #define mmCOMPUTE_START_Y_DEFAULT 0x00000000 |
| 1105 | #define mmCOMPUTE_START_Z_DEFAULT 0x00000000 |
| 1106 | #define mmCOMPUTE_NUM_THREAD_X_DEFAULT 0x00000000 |
| 1107 | #define mmCOMPUTE_NUM_THREAD_Y_DEFAULT 0x00000000 |
| 1108 | #define mmCOMPUTE_NUM_THREAD_Z_DEFAULT 0x00000000 |
| 1109 | #define mmCOMPUTE_PIPELINESTAT_ENABLE_DEFAULT 0x00000001 |
| 1110 | #define mmCOMPUTE_PERFCOUNT_ENABLE_DEFAULT 0x00000000 |
| 1111 | #define mmCOMPUTE_PGM_LO_DEFAULT 0x00000000 |
| 1112 | #define mmCOMPUTE_PGM_HI_DEFAULT 0x00000000 |
| 1113 | #define mmCOMPUTE_DISPATCH_PKT_ADDR_LO_DEFAULT 0x00000000 |
| 1114 | #define mmCOMPUTE_DISPATCH_PKT_ADDR_HI_DEFAULT 0x00000000 |
| 1115 | #define mmCOMPUTE_DISPATCH_SCRATCH_BASE_LO_DEFAULT 0x00000000 |
| 1116 | #define mmCOMPUTE_DISPATCH_SCRATCH_BASE_HI_DEFAULT 0x00000000 |
| 1117 | #define mmCOMPUTE_PGM_RSRC1_DEFAULT 0x00000000 |
| 1118 | #define mmCOMPUTE_PGM_RSRC2_DEFAULT 0x00000000 |
| 1119 | #define mmCOMPUTE_VMID_DEFAULT 0x00000000 |
| 1120 | #define mmCOMPUTE_RESOURCE_LIMITS_DEFAULT 0x00000000 |
| 1121 | #define mmCOMPUTE_STATIC_THREAD_MGMT_SE0_DEFAULT 0xffffffff |
| 1122 | #define mmCOMPUTE_STATIC_THREAD_MGMT_SE1_DEFAULT 0xffffffff |
| 1123 | #define mmCOMPUTE_TMPRING_SIZE_DEFAULT 0x00000000 |
| 1124 | #define mmCOMPUTE_STATIC_THREAD_MGMT_SE2_DEFAULT 0xffffffff |
| 1125 | #define mmCOMPUTE_STATIC_THREAD_MGMT_SE3_DEFAULT 0xffffffff |
| 1126 | #define mmCOMPUTE_RESTART_X_DEFAULT 0x00000000 |
| 1127 | #define mmCOMPUTE_RESTART_Y_DEFAULT 0x00000000 |
| 1128 | #define mmCOMPUTE_RESTART_Z_DEFAULT 0x00000000 |
| 1129 | #define mmCOMPUTE_THREAD_TRACE_ENABLE_DEFAULT 0x00000000 |
| 1130 | #define mmCOMPUTE_MISC_RESERVED_DEFAULT 0x00000002 |
| 1131 | #define mmCOMPUTE_DISPATCH_ID_DEFAULT 0x00000000 |
| 1132 | #define mmCOMPUTE_THREADGROUP_ID_DEFAULT 0x00000000 |
| 1133 | #define mmCOMPUTE_RELAUNCH_DEFAULT 0x00000000 |
| 1134 | #define mmCOMPUTE_WAVE_RESTORE_ADDR_LO_DEFAULT 0x00000000 |
| 1135 | #define mmCOMPUTE_WAVE_RESTORE_ADDR_HI_DEFAULT 0x00000000 |
| 1136 | #define mmCOMPUTE_USER_DATA_0_DEFAULT 0x00000000 |
| 1137 | #define mmCOMPUTE_USER_DATA_1_DEFAULT 0x00000000 |
| 1138 | #define mmCOMPUTE_USER_DATA_2_DEFAULT 0x00000000 |
| 1139 | #define mmCOMPUTE_USER_DATA_3_DEFAULT 0x00000000 |
| 1140 | #define mmCOMPUTE_USER_DATA_4_DEFAULT 0x00000000 |
| 1141 | #define mmCOMPUTE_USER_DATA_5_DEFAULT 0x00000000 |
| 1142 | #define mmCOMPUTE_USER_DATA_6_DEFAULT 0x00000000 |
| 1143 | #define mmCOMPUTE_USER_DATA_7_DEFAULT 0x00000000 |
| 1144 | #define mmCOMPUTE_USER_DATA_8_DEFAULT 0x00000000 |
| 1145 | #define mmCOMPUTE_USER_DATA_9_DEFAULT 0x00000000 |
| 1146 | #define mmCOMPUTE_USER_DATA_10_DEFAULT 0x00000000 |
| 1147 | #define mmCOMPUTE_USER_DATA_11_DEFAULT 0x00000000 |
| 1148 | #define mmCOMPUTE_USER_DATA_12_DEFAULT 0x00000000 |
| 1149 | #define mmCOMPUTE_USER_DATA_13_DEFAULT 0x00000000 |
| 1150 | #define mmCOMPUTE_USER_DATA_14_DEFAULT 0x00000000 |
| 1151 | #define mmCOMPUTE_USER_DATA_15_DEFAULT 0x00000000 |
| 1152 | #define mmCOMPUTE_NOWHERE_DEFAULT 0x00000000 |
| 1153 | |
| 1154 | |
| 1155 | // addressBlock: gc_cppdec |
| 1156 | #define mmCP_DFY_CNTL_DEFAULT 0x00000000 |
| 1157 | #define mmCP_DFY_STAT_DEFAULT 0x00000000 |
| 1158 | #define mmCP_DFY_ADDR_HI_DEFAULT 0x00000000 |
| 1159 | #define mmCP_DFY_ADDR_LO_DEFAULT 0x00000000 |
| 1160 | #define mmCP_DFY_DATA_0_DEFAULT 0x00000000 |
| 1161 | #define mmCP_DFY_DATA_1_DEFAULT 0x00000000 |
| 1162 | #define mmCP_DFY_DATA_2_DEFAULT 0x00000000 |
| 1163 | #define mmCP_DFY_DATA_3_DEFAULT 0x00000000 |
| 1164 | #define mmCP_DFY_DATA_4_DEFAULT 0x00000000 |
| 1165 | #define mmCP_DFY_DATA_5_DEFAULT 0x00000000 |
| 1166 | #define mmCP_DFY_DATA_6_DEFAULT 0x00000000 |
| 1167 | #define mmCP_DFY_DATA_7_DEFAULT 0x00000000 |
| 1168 | #define mmCP_DFY_DATA_8_DEFAULT 0x00000000 |
| 1169 | #define mmCP_DFY_DATA_9_DEFAULT 0x00000000 |
| 1170 | #define mmCP_DFY_DATA_10_DEFAULT 0x00000000 |
| 1171 | #define mmCP_DFY_DATA_11_DEFAULT 0x00000000 |
| 1172 | #define mmCP_DFY_DATA_12_DEFAULT 0x00000000 |
| 1173 | #define mmCP_DFY_DATA_13_DEFAULT 0x00000000 |
| 1174 | #define mmCP_DFY_DATA_14_DEFAULT 0x00000000 |
| 1175 | #define mmCP_DFY_DATA_15_DEFAULT 0x00000000 |
| 1176 | #define mmCP_DFY_CMD_DEFAULT 0x00000000 |
| 1177 | #define mmCP_EOPQ_WAIT_TIME_DEFAULT 0x0000052c |
| 1178 | #define mmCP_CPC_MGCG_SYNC_CNTL_DEFAULT 0x00001020 |
| 1179 | #define mmCPC_INT_INFO_DEFAULT 0x00000000 |
| 1180 | #define mmCP_VIRT_STATUS_DEFAULT 0x00000000 |
| 1181 | #define mmCPC_INT_ADDR_DEFAULT 0x00000000 |
| 1182 | #define mmCPC_INT_PASID_DEFAULT 0x00000000 |
| 1183 | #define mmCP_GFX_ERROR_DEFAULT 0x00000000 |
| 1184 | #define mmCPG_UTCL1_CNTL_DEFAULT 0x00000080 |
| 1185 | #define mmCPC_UTCL1_CNTL_DEFAULT 0x00000080 |
| 1186 | #define mmCPF_UTCL1_CNTL_DEFAULT 0x00000080 |
| 1187 | #define mmCP_AQL_SMM_STATUS_DEFAULT 0x00000000 |
| 1188 | #define mmCP_RB0_BASE_DEFAULT 0x00000000 |
| 1189 | #define mmCP_RB_BASE_DEFAULT 0x00000000 |
| 1190 | #define mmCP_RB0_CNTL_DEFAULT 0x00400000 |
| 1191 | #define mmCP_RB_CNTL_DEFAULT 0x00400000 |
| 1192 | #define mmCP_RB_RPTR_WR_DEFAULT 0x00000000 |
| 1193 | #define mmCP_RB0_RPTR_ADDR_DEFAULT 0x00000000 |
| 1194 | #define mmCP_RB_RPTR_ADDR_DEFAULT 0x00000000 |
| 1195 | #define mmCP_RB0_RPTR_ADDR_HI_DEFAULT 0x00000000 |
| 1196 | #define mmCP_RB_RPTR_ADDR_HI_DEFAULT 0x00000000 |
| 1197 | #define mmCP_RB0_BUFSZ_MASK_DEFAULT 0x00000000 |
| 1198 | #define mmCP_RB_BUFSZ_MASK_DEFAULT 0x00000000 |
| 1199 | #define mmCP_RB_WPTR_POLL_ADDR_LO_DEFAULT 0x00000000 |
| 1200 | #define mmCP_RB_WPTR_POLL_ADDR_HI_DEFAULT 0x00000000 |
| 1201 | #define mmGC_PRIV_MODE_DEFAULT 0x00000000 |
| 1202 | #define mmCP_INT_CNTL_DEFAULT 0x00000000 |
| 1203 | #define mmCP_INT_STATUS_DEFAULT 0x00000000 |
| 1204 | #define mmCP_DEVICE_ID_DEFAULT 0x00000000 |
| 1205 | #define mmCP_ME0_PIPE_PRIORITY_CNTS_DEFAULT 0x08081020 |
| 1206 | #define mmCP_RING_PRIORITY_CNTS_DEFAULT 0x08081020 |
| 1207 | #define mmCP_ME0_PIPE0_PRIORITY_DEFAULT 0x00000002 |
| 1208 | #define mmCP_RING0_PRIORITY_DEFAULT 0x00000002 |
| 1209 | #define mmCP_ME0_PIPE1_PRIORITY_DEFAULT 0x00000002 |
| 1210 | #define mmCP_RING1_PRIORITY_DEFAULT 0x00000002 |
| 1211 | #define mmCP_ME0_PIPE2_PRIORITY_DEFAULT 0x00000002 |
| 1212 | #define mmCP_RING2_PRIORITY_DEFAULT 0x00000002 |
| 1213 | #define mmCP_FATAL_ERROR_DEFAULT 0x00000000 |
| 1214 | #define mmCP_RB_VMID_DEFAULT 0x00000000 |
| 1215 | #define mmCP_ME0_PIPE0_VMID_DEFAULT 0x00000000 |
| 1216 | #define mmCP_ME0_PIPE1_VMID_DEFAULT 0x00000000 |
| 1217 | #define mmCP_RB0_WPTR_DEFAULT 0x00000000 |
| 1218 | #define mmCP_RB_WPTR_DEFAULT 0x00000000 |
| 1219 | #define mmCP_RB0_WPTR_HI_DEFAULT 0x00000000 |
| 1220 | #define mmCP_RB_WPTR_HI_DEFAULT 0x00000000 |
| 1221 | #define mmCP_RB1_WPTR_DEFAULT 0x00000000 |
| 1222 | #define mmCP_RB1_WPTR_HI_DEFAULT 0x00000000 |
| 1223 | #define mmCP_RB2_WPTR_DEFAULT 0x00000000 |
| 1224 | #define mmCP_RB_DOORBELL_CONTROL_DEFAULT 0x00000000 |
| 1225 | #define mmCP_RB_DOORBELL_RANGE_LOWER_DEFAULT 0x00000000 |
| 1226 | #define mmCP_RB_DOORBELL_RANGE_UPPER_DEFAULT 0x00000044 |
| 1227 | #define mmCP_MEC_DOORBELL_RANGE_LOWER_DEFAULT 0x00000048 |
| 1228 | #define mmCP_MEC_DOORBELL_RANGE_UPPER_DEFAULT 0x0ffffffc |
| 1229 | #define mmCPG_UTCL1_ERROR_DEFAULT 0x00000000 |
| 1230 | #define mmCPC_UTCL1_ERROR_DEFAULT 0x00000000 |
| 1231 | #define mmCP_RB1_BASE_DEFAULT 0x00000000 |
| 1232 | #define mmCP_RB1_CNTL_DEFAULT 0x00400000 |
| 1233 | #define mmCP_RB1_RPTR_ADDR_DEFAULT 0x00000000 |
| 1234 | #define mmCP_RB1_RPTR_ADDR_HI_DEFAULT 0x00000000 |
| 1235 | #define mmCP_RB2_BASE_DEFAULT 0x00000000 |
| 1236 | #define mmCP_RB2_CNTL_DEFAULT 0x00400000 |
| 1237 | #define mmCP_RB2_RPTR_ADDR_DEFAULT 0x00000000 |
| 1238 | #define mmCP_RB2_RPTR_ADDR_HI_DEFAULT 0x00000000 |
| 1239 | #define mmCP_RB0_ACTIVE_DEFAULT 0x00000001 |
| 1240 | #define mmCP_RB_ACTIVE_DEFAULT 0x00000001 |
| 1241 | #define mmCP_INT_CNTL_RING0_DEFAULT 0x00000000 |
| 1242 | #define mmCP_INT_CNTL_RING1_DEFAULT 0x00000000 |
| 1243 | #define mmCP_INT_CNTL_RING2_DEFAULT 0x00000000 |
| 1244 | #define mmCP_INT_STATUS_RING0_DEFAULT 0x00000000 |
| 1245 | #define mmCP_INT_STATUS_RING1_DEFAULT 0x00000000 |
| 1246 | #define mmCP_INT_STATUS_RING2_DEFAULT 0x00000000 |
| 1247 | #define mmCP_PWR_CNTL_DEFAULT 0x00000000 |
| 1248 | #define mmCP_MEM_SLP_CNTL_DEFAULT 0x00020200 |
| 1249 | #define mmCP_ECC_FIRSTOCCURRENCE_DEFAULT 0x00000000 |
| 1250 | #define mmCP_ECC_FIRSTOCCURRENCE_RING0_DEFAULT 0x00000000 |
| 1251 | #define mmCP_ECC_FIRSTOCCURRENCE_RING1_DEFAULT 0x00000000 |
| 1252 | #define mmCP_ECC_FIRSTOCCURRENCE_RING2_DEFAULT 0x00000000 |
| 1253 | #define mmGB_EDC_MODE_DEFAULT 0x00000000 |
| 1254 | #define mmCP_PQ_WPTR_POLL_CNTL_DEFAULT 0x00000001 |
| 1255 | #define mmCP_PQ_WPTR_POLL_CNTL1_DEFAULT 0x00000000 |
| 1256 | #define mmCP_ME1_PIPE0_INT_CNTL_DEFAULT 0x00000000 |
| 1257 | #define mmCP_ME1_PIPE1_INT_CNTL_DEFAULT 0x00000000 |
| 1258 | #define mmCP_ME1_PIPE2_INT_CNTL_DEFAULT 0x00000000 |
| 1259 | #define mmCP_ME1_PIPE3_INT_CNTL_DEFAULT 0x00000000 |
| 1260 | #define mmCP_ME2_PIPE0_INT_CNTL_DEFAULT 0x00000000 |
| 1261 | #define mmCP_ME2_PIPE1_INT_CNTL_DEFAULT 0x00000000 |
| 1262 | #define mmCP_ME2_PIPE2_INT_CNTL_DEFAULT 0x00000000 |
| 1263 | #define mmCP_ME2_PIPE3_INT_CNTL_DEFAULT 0x00000000 |
| 1264 | #define mmCP_ME1_PIPE0_INT_STATUS_DEFAULT 0x00000000 |
| 1265 | #define mmCP_ME1_PIPE1_INT_STATUS_DEFAULT 0x00000000 |
| 1266 | #define mmCP_ME1_PIPE2_INT_STATUS_DEFAULT 0x00000000 |
| 1267 | #define mmCP_ME1_PIPE3_INT_STATUS_DEFAULT 0x00000000 |
| 1268 | #define mmCP_ME2_PIPE0_INT_STATUS_DEFAULT 0x00000000 |
| 1269 | #define mmCP_ME2_PIPE1_INT_STATUS_DEFAULT 0x00000000 |
| 1270 | #define mmCP_ME2_PIPE2_INT_STATUS_DEFAULT 0x00000000 |
| 1271 | #define mmCP_ME2_PIPE3_INT_STATUS_DEFAULT 0x00000000 |
| 1272 | #define mmCP_ME1_INT_STAT_DEBUG_DEFAULT 0x00000000 |
| 1273 | #define mmCP_ME2_INT_STAT_DEBUG_DEFAULT 0x00000000 |
| 1274 | #define mmCC_GC_EDC_CONFIG_DEFAULT 0x00000000 |
| 1275 | #define mmCP_ME1_PIPE_PRIORITY_CNTS_DEFAULT 0x08081020 |
| 1276 | #define mmCP_ME1_PIPE0_PRIORITY_DEFAULT 0x00000002 |
| 1277 | #define mmCP_ME1_PIPE1_PRIORITY_DEFAULT 0x00000002 |
| 1278 | #define mmCP_ME1_PIPE2_PRIORITY_DEFAULT 0x00000002 |
| 1279 | #define mmCP_ME1_PIPE3_PRIORITY_DEFAULT 0x00000002 |
| 1280 | #define mmCP_ME2_PIPE_PRIORITY_CNTS_DEFAULT 0x08081020 |
| 1281 | #define mmCP_ME2_PIPE0_PRIORITY_DEFAULT 0x00000002 |
| 1282 | #define mmCP_ME2_PIPE1_PRIORITY_DEFAULT 0x00000002 |
| 1283 | #define mmCP_ME2_PIPE2_PRIORITY_DEFAULT 0x00000002 |
| 1284 | #define mmCP_ME2_PIPE3_PRIORITY_DEFAULT 0x00000002 |
| 1285 | #define mmCP_CE_PRGRM_CNTR_START_DEFAULT 0x00000000 |
| 1286 | #define mmCP_PFP_PRGRM_CNTR_START_DEFAULT 0x00000000 |
| 1287 | #define mmCP_ME_PRGRM_CNTR_START_DEFAULT 0x00000000 |
| 1288 | #define mmCP_MEC1_PRGRM_CNTR_START_DEFAULT 0x00000000 |
| 1289 | #define mmCP_MEC2_PRGRM_CNTR_START_DEFAULT 0x00000000 |
| 1290 | #define mmCP_CE_INTR_ROUTINE_START_DEFAULT 0x00000002 |
| 1291 | #define mmCP_PFP_INTR_ROUTINE_START_DEFAULT 0x00000002 |
| 1292 | #define mmCP_ME_INTR_ROUTINE_START_DEFAULT 0x00000002 |
| 1293 | #define mmCP_MEC1_INTR_ROUTINE_START_DEFAULT 0x00000002 |
| 1294 | #define mmCP_MEC2_INTR_ROUTINE_START_DEFAULT 0x00000002 |
| 1295 | #define mmCP_CONTEXT_CNTL_DEFAULT 0x00750075 |
| 1296 | #define mmCP_MAX_CONTEXT_DEFAULT 0x00000007 |
| 1297 | #define mmCP_IQ_WAIT_TIME1_DEFAULT 0x40404040 |
| 1298 | #define mmCP_IQ_WAIT_TIME2_DEFAULT 0x40404040 |
| 1299 | #define mmCP_RB0_BASE_HI_DEFAULT 0x00000000 |
| 1300 | #define mmCP_RB1_BASE_HI_DEFAULT 0x00000000 |
| 1301 | #define mmCP_VMID_RESET_DEFAULT 0x00000000 |
| 1302 | #define mmCPC_INT_CNTL_DEFAULT 0x00000000 |
| 1303 | #define mmCPC_INT_STATUS_DEFAULT 0x00000000 |
| 1304 | #define mmCP_VMID_PREEMPT_DEFAULT 0x00000000 |
| 1305 | #define mmCPC_INT_CNTX_ID_DEFAULT 0x00000000 |
| 1306 | #define mmCP_PQ_STATUS_DEFAULT 0x00000000 |
| 1307 | #define mmCP_CPC_IC_BASE_LO_DEFAULT 0x00000000 |
| 1308 | #define mmCP_CPC_IC_BASE_HI_DEFAULT 0x00000000 |
| 1309 | #define mmCP_CPC_IC_BASE_CNTL_DEFAULT 0x00000000 |
| 1310 | #define mmCP_CPC_IC_OP_CNTL_DEFAULT 0x00000000 |
| 1311 | #define mmCP_MEC1_F32_INT_DIS_DEFAULT 0x00000000 |
| 1312 | #define mmCP_MEC2_F32_INT_DIS_DEFAULT 0x00000000 |
| 1313 | #define mmCP_VMID_STATUS_DEFAULT 0x00000000 |
| 1314 | |
| 1315 | |
| 1316 | // addressBlock: gc_cppdec2 |
| 1317 | #define mmCP_RB_DOORBELL_CONTROL_SCH_0_DEFAULT 0x00000000 |
| 1318 | #define mmCP_RB_DOORBELL_CONTROL_SCH_1_DEFAULT 0x00000000 |
| 1319 | #define mmCP_RB_DOORBELL_CONTROL_SCH_2_DEFAULT 0x00000000 |
| 1320 | #define mmCP_RB_DOORBELL_CONTROL_SCH_3_DEFAULT 0x00000000 |
| 1321 | #define mmCP_RB_DOORBELL_CONTROL_SCH_4_DEFAULT 0x00000000 |
| 1322 | #define mmCP_RB_DOORBELL_CONTROL_SCH_5_DEFAULT 0x00000000 |
| 1323 | #define mmCP_RB_DOORBELL_CONTROL_SCH_6_DEFAULT 0x00000000 |
| 1324 | #define mmCP_RB_DOORBELL_CONTROL_SCH_7_DEFAULT 0x00000000 |
| 1325 | #define mmCP_RB_DOORBELL_CLEAR_DEFAULT 0x00000000 |
| 1326 | #define mmCP_GFX_MQD_CONTROL_DEFAULT 0x00000100 |
| 1327 | #define mmCP_GFX_MQD_BASE_ADDR_DEFAULT 0x00000000 |
| 1328 | #define mmCP_GFX_MQD_BASE_ADDR_HI_DEFAULT 0x00000000 |
| 1329 | #define mmCP_RB_STATUS_DEFAULT 0x00000000 |
| 1330 | #define mmCPG_UTCL1_STATUS_DEFAULT 0x00000000 |
| 1331 | #define mmCPC_UTCL1_STATUS_DEFAULT 0x00000000 |
| 1332 | #define mmCPF_UTCL1_STATUS_DEFAULT 0x00000000 |
| 1333 | #define mmCP_SD_CNTL_DEFAULT 0x0000001f |
| 1334 | #define mmCP_SOFT_RESET_CNTL_DEFAULT 0x00000000 |
| 1335 | #define mmCP_CPC_GFX_CNTL_DEFAULT 0x00000000 |
| 1336 | |
| 1337 | |
| 1338 | // addressBlock: gc_spipdec |
| 1339 | #define mmSPI_ARB_PRIORITY_DEFAULT 0x00000000 |
| 1340 | #define mmSPI_ARB_CYCLES_0_DEFAULT 0x00000000 |
| 1341 | #define mmSPI_ARB_CYCLES_1_DEFAULT 0x00000000 |
| 1342 | #define mmSPI_CDBG_SYS_GFX_DEFAULT 0x00000000 |
| 1343 | #define mmSPI_CDBG_SYS_HP3D_DEFAULT 0x00000000 |
| 1344 | #define mmSPI_CDBG_SYS_CS0_DEFAULT 0x00000000 |
| 1345 | #define mmSPI_CDBG_SYS_CS1_DEFAULT 0x00000000 |
| 1346 | #define mmSPI_WCL_PIPE_PERCENT_GFX_DEFAULT 0x07ffffff |
| 1347 | #define mmSPI_WCL_PIPE_PERCENT_HP3D_DEFAULT 0x07c1f07f |
| 1348 | #define mmSPI_WCL_PIPE_PERCENT_CS0_DEFAULT 0x0000007f |
| 1349 | #define mmSPI_WCL_PIPE_PERCENT_CS1_DEFAULT 0x0000007f |
| 1350 | #define mmSPI_WCL_PIPE_PERCENT_CS2_DEFAULT 0x0000007f |
| 1351 | #define mmSPI_WCL_PIPE_PERCENT_CS3_DEFAULT 0x0000007f |
| 1352 | #define mmSPI_WCL_PIPE_PERCENT_CS4_DEFAULT 0x0000007f |
| 1353 | #define mmSPI_WCL_PIPE_PERCENT_CS5_DEFAULT 0x0000007f |
| 1354 | #define mmSPI_WCL_PIPE_PERCENT_CS6_DEFAULT 0x0000007f |
| 1355 | #define mmSPI_WCL_PIPE_PERCENT_CS7_DEFAULT 0x0000007f |
| 1356 | #define mmSPI_GDBG_WAVE_CNTL_DEFAULT 0x00000000 |
| 1357 | #define mmSPI_GDBG_TRAP_CONFIG_DEFAULT 0x00000000 |
| 1358 | #define mmSPI_GDBG_TRAP_MASK_DEFAULT 0x00000000 |
| 1359 | #define mmSPI_GDBG_WAVE_CNTL2_DEFAULT 0x00000000 |
| 1360 | #define mmSPI_GDBG_WAVE_CNTL3_DEFAULT 0x00000000 |
| 1361 | #define mmSPI_GDBG_TRAP_DATA0_DEFAULT 0x00000000 |
| 1362 | #define mmSPI_GDBG_TRAP_DATA1_DEFAULT 0x00000000 |
| 1363 | #define mmSPI_RESET_DEBUG_DEFAULT 0x00000000 |
| 1364 | #define mmSPI_COMPUTE_QUEUE_RESET_DEFAULT 0x00000000 |
| 1365 | #define mmSPI_RESOURCE_RESERVE_CU_0_DEFAULT 0x00000000 |
| 1366 | #define mmSPI_RESOURCE_RESERVE_CU_1_DEFAULT 0x00000000 |
| 1367 | #define mmSPI_RESOURCE_RESERVE_CU_2_DEFAULT 0x00000000 |
| 1368 | #define mmSPI_RESOURCE_RESERVE_CU_3_DEFAULT 0x00000000 |
| 1369 | #define mmSPI_RESOURCE_RESERVE_CU_4_DEFAULT 0x00000000 |
| 1370 | #define mmSPI_RESOURCE_RESERVE_CU_5_DEFAULT 0x00000000 |
| 1371 | #define mmSPI_RESOURCE_RESERVE_CU_6_DEFAULT 0x00000000 |
| 1372 | #define mmSPI_RESOURCE_RESERVE_CU_7_DEFAULT 0x00000000 |
| 1373 | #define mmSPI_RESOURCE_RESERVE_CU_8_DEFAULT 0x00000000 |
| 1374 | #define mmSPI_RESOURCE_RESERVE_CU_9_DEFAULT 0x00000000 |
| 1375 | #define mmSPI_RESOURCE_RESERVE_EN_CU_0_DEFAULT 0x00000000 |
| 1376 | #define mmSPI_RESOURCE_RESERVE_EN_CU_1_DEFAULT 0x00000000 |
| 1377 | #define mmSPI_RESOURCE_RESERVE_EN_CU_2_DEFAULT 0x00000000 |
| 1378 | #define mmSPI_RESOURCE_RESERVE_EN_CU_3_DEFAULT 0x00000000 |
| 1379 | #define mmSPI_RESOURCE_RESERVE_EN_CU_4_DEFAULT 0x00000000 |
| 1380 | #define mmSPI_RESOURCE_RESERVE_EN_CU_5_DEFAULT 0x00000000 |
| 1381 | #define mmSPI_RESOURCE_RESERVE_EN_CU_6_DEFAULT 0x00000000 |
| 1382 | #define mmSPI_RESOURCE_RESERVE_EN_CU_7_DEFAULT 0x00000000 |
| 1383 | #define mmSPI_RESOURCE_RESERVE_EN_CU_8_DEFAULT 0x00000000 |
| 1384 | #define mmSPI_RESOURCE_RESERVE_EN_CU_9_DEFAULT 0x00000000 |
| 1385 | #define mmSPI_RESOURCE_RESERVE_CU_10_DEFAULT 0x00000000 |
| 1386 | #define mmSPI_RESOURCE_RESERVE_CU_11_DEFAULT 0x00000000 |
| 1387 | #define mmSPI_RESOURCE_RESERVE_EN_CU_10_DEFAULT 0x00000000 |
| 1388 | #define mmSPI_RESOURCE_RESERVE_EN_CU_11_DEFAULT 0x00000000 |
| 1389 | #define mmSPI_RESOURCE_RESERVE_CU_12_DEFAULT 0x00000000 |
| 1390 | #define mmSPI_RESOURCE_RESERVE_CU_13_DEFAULT 0x00000000 |
| 1391 | #define mmSPI_RESOURCE_RESERVE_CU_14_DEFAULT 0x00000000 |
| 1392 | #define mmSPI_RESOURCE_RESERVE_CU_15_DEFAULT 0x00000000 |
| 1393 | #define mmSPI_RESOURCE_RESERVE_EN_CU_12_DEFAULT 0x00000000 |
| 1394 | #define mmSPI_RESOURCE_RESERVE_EN_CU_13_DEFAULT 0x00000000 |
| 1395 | #define mmSPI_RESOURCE_RESERVE_EN_CU_14_DEFAULT 0x00000000 |
| 1396 | #define mmSPI_RESOURCE_RESERVE_EN_CU_15_DEFAULT 0x00000000 |
| 1397 | #define mmSPI_COMPUTE_WF_CTX_SAVE_DEFAULT 0x00000000 |
| 1398 | #define mmSPI_ARB_CNTL_0_DEFAULT 0x00000000 |
| 1399 | |
| 1400 | |
| 1401 | // addressBlock: gc_cpphqddec |
| 1402 | #define mmCP_HQD_GFX_CONTROL_DEFAULT 0x00000000 |
| 1403 | #define mmCP_HQD_GFX_STATUS_DEFAULT 0x00000000 |
| 1404 | #define mmCP_HPD_ROQ_OFFSETS_DEFAULT 0x00200604 |
| 1405 | #define mmCP_HPD_STATUS0_DEFAULT 0x01000000 |
| 1406 | #define mmCP_HPD_UTCL1_CNTL_DEFAULT 0x00000000 |
| 1407 | #define mmCP_HPD_UTCL1_ERROR_DEFAULT 0x00000000 |
| 1408 | #define mmCP_HPD_UTCL1_ERROR_ADDR_DEFAULT 0x00000000 |
| 1409 | #define mmCP_MQD_BASE_ADDR_DEFAULT 0x00000000 |
| 1410 | #define mmCP_MQD_BASE_ADDR_HI_DEFAULT 0x00000000 |
| 1411 | #define mmCP_HQD_ACTIVE_DEFAULT 0x00000000 |
| 1412 | #define mmCP_HQD_VMID_DEFAULT 0x00000000 |
| 1413 | #define mmCP_HQD_PERSISTENT_STATE_DEFAULT 0x0be05301 |
| 1414 | #define mmCP_HQD_PIPE_PRIORITY_DEFAULT 0x00000000 |
| 1415 | #define mmCP_HQD_QUEUE_PRIORITY_DEFAULT 0x00000000 |
| 1416 | #define mmCP_HQD_QUANTUM_DEFAULT 0x00000000 |
| 1417 | #define mmCP_HQD_PQ_BASE_DEFAULT 0x00000000 |
| 1418 | #define mmCP_HQD_PQ_BASE_HI_DEFAULT 0x00000000 |
| 1419 | #define mmCP_HQD_PQ_RPTR_DEFAULT 0x00000000 |
| 1420 | #define mmCP_HQD_PQ_RPTR_REPORT_ADDR_DEFAULT 0x00000000 |
| 1421 | #define mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI_DEFAULT 0x00000000 |
| 1422 | #define mmCP_HQD_PQ_WPTR_POLL_ADDR_DEFAULT 0x00000000 |
| 1423 | #define mmCP_HQD_PQ_WPTR_POLL_ADDR_HI_DEFAULT 0x00000000 |
| 1424 | #define mmCP_HQD_PQ_DOORBELL_CONTROL_DEFAULT 0x00000000 |
| 1425 | #define mmCP_HQD_PQ_CONTROL_DEFAULT 0x00308509 |
| 1426 | #define mmCP_HQD_IB_BASE_ADDR_DEFAULT 0x00000000 |
| 1427 | #define mmCP_HQD_IB_BASE_ADDR_HI_DEFAULT 0x00000000 |
| 1428 | #define mmCP_HQD_IB_RPTR_DEFAULT 0x00000000 |
| 1429 | #define mmCP_HQD_IB_CONTROL_DEFAULT 0x00300000 |
| 1430 | #define mmCP_HQD_IQ_TIMER_DEFAULT 0x00000000 |
| 1431 | #define mmCP_HQD_IQ_RPTR_DEFAULT 0x00000000 |
| 1432 | #define mmCP_HQD_DEQUEUE_REQUEST_DEFAULT 0x00000000 |
| 1433 | #define mmCP_HQD_DMA_OFFLOAD_DEFAULT 0x00000000 |
| 1434 | #define mmCP_HQD_OFFLOAD_DEFAULT 0x00000000 |
| 1435 | #define mmCP_HQD_SEMA_CMD_DEFAULT 0x00000000 |
| 1436 | #define mmCP_HQD_MSG_TYPE_DEFAULT 0x00000000 |
| 1437 | #define mmCP_HQD_ATOMIC0_PREOP_LO_DEFAULT 0x00000000 |
| 1438 | #define mmCP_HQD_ATOMIC0_PREOP_HI_DEFAULT 0x00000000 |
| 1439 | #define mmCP_HQD_ATOMIC1_PREOP_LO_DEFAULT 0x00000000 |
| 1440 | #define mmCP_HQD_ATOMIC1_PREOP_HI_DEFAULT 0x00000000 |
| 1441 | #define mmCP_HQD_HQ_SCHEDULER0_DEFAULT 0x00000000 |
| 1442 | #define mmCP_HQD_HQ_STATUS0_DEFAULT 0x40000000 |
| 1443 | #define mmCP_HQD_HQ_CONTROL0_DEFAULT 0x00000000 |
| 1444 | #define mmCP_HQD_HQ_SCHEDULER1_DEFAULT 0x00000000 |
| 1445 | #define mmCP_MQD_CONTROL_DEFAULT 0x00000100 |
| 1446 | #define mmCP_HQD_HQ_STATUS1_DEFAULT 0x00000000 |
| 1447 | #define mmCP_HQD_HQ_CONTROL1_DEFAULT 0x00000000 |
| 1448 | #define mmCP_HQD_EOP_BASE_ADDR_DEFAULT 0x00000000 |
| 1449 | #define mmCP_HQD_EOP_BASE_ADDR_HI_DEFAULT 0x00000000 |
| 1450 | #define mmCP_HQD_EOP_CONTROL_DEFAULT 0x00000006 |
| 1451 | #define mmCP_HQD_EOP_RPTR_DEFAULT 0x40000000 |
| 1452 | #define mmCP_HQD_EOP_WPTR_DEFAULT 0x007f8000 |
| 1453 | #define mmCP_HQD_EOP_EVENTS_DEFAULT 0x00000000 |
| 1454 | #define mmCP_HQD_CTX_SAVE_BASE_ADDR_LO_DEFAULT 0x00000000 |
| 1455 | #define mmCP_HQD_CTX_SAVE_BASE_ADDR_HI_DEFAULT 0x00000000 |
| 1456 | #define mmCP_HQD_CTX_SAVE_CONTROL_DEFAULT 0x00000000 |
| 1457 | #define mmCP_HQD_CNTL_STACK_OFFSET_DEFAULT 0x00000000 |
| 1458 | #define mmCP_HQD_CNTL_STACK_SIZE_DEFAULT 0x00000000 |
| 1459 | #define mmCP_HQD_WG_STATE_OFFSET_DEFAULT 0x00000000 |
| 1460 | #define mmCP_HQD_CTX_SAVE_SIZE_DEFAULT 0x00000000 |
| 1461 | #define mmCP_HQD_GDS_RESOURCE_STATE_DEFAULT 0x00000000 |
| 1462 | #define mmCP_HQD_ERROR_DEFAULT 0x00000000 |
| 1463 | #define mmCP_HQD_EOP_WPTR_MEM_DEFAULT 0x00000000 |
| 1464 | #define mmCP_HQD_AQL_CONTROL_DEFAULT 0x00000000 |
| 1465 | #define mmCP_HQD_PQ_WPTR_LO_DEFAULT 0x00000000 |
| 1466 | #define mmCP_HQD_PQ_WPTR_HI_DEFAULT 0x00000000 |
| 1467 | |
| 1468 | |
| 1469 | // addressBlock: gc_didtdec |
| 1470 | #define mmDIDT_IND_INDEX_DEFAULT 0x00000000 |
| 1471 | #define mmDIDT_IND_DATA_DEFAULT 0x00000000 |
| 1472 | |
| 1473 | |
| 1474 | // addressBlock: gc_gccacdec |
| 1475 | #define mmGC_CAC_CTRL_1_DEFAULT 0x01000000 |
| 1476 | #define mmGC_CAC_CTRL_2_DEFAULT 0x00000000 |
| 1477 | #define mmGC_CAC_CGTT_CLK_CTRL_DEFAULT 0x00000100 |
| 1478 | #define mmGC_CAC_AGGR_LOWER_DEFAULT 0x00000000 |
| 1479 | #define mmGC_CAC_AGGR_UPPER_DEFAULT 0x00000000 |
| 1480 | #define mmGC_CAC_SOFT_CTRL_DEFAULT 0x00000000 |
| 1481 | #define mmGC_DIDT_CTRL0_DEFAULT 0x00000000 |
| 1482 | #define mmGC_DIDT_CTRL1_DEFAULT 0xffff0000 |
| 1483 | #define mmGC_DIDT_CTRL2_DEFAULT 0x1880000f |
| 1484 | #define mmGC_DIDT_WEIGHT_DEFAULT 0x00000000 |
| 1485 | #define mmGC_DIDT_WEIGHT_1_DEFAULT 0x00000000 |
| 1486 | #define mmGC_EDC_CTRL_DEFAULT 0x00000000 |
| 1487 | #define mmGC_EDC_THRESHOLD_DEFAULT 0x00000000 |
| 1488 | #define mmGC_EDC_STATUS_DEFAULT 0x00000000 |
| 1489 | #define mmGC_EDC_OVERFLOW_DEFAULT 0x00000000 |
| 1490 | #define mmGC_EDC_ROLLING_POWER_DELTA_DEFAULT 0x00000000 |
| 1491 | #define mmGC_DIDT_DROOP_CTRL_DEFAULT 0x00000000 |
| 1492 | #define mmGC_EDC_DROOP_CTRL_DEFAULT 0x00100000 |
| 1493 | #define mmGC_CAC_IND_INDEX_DEFAULT 0x00000000 |
| 1494 | #define mmGC_CAC_IND_DATA_DEFAULT 0x00000000 |
| 1495 | #define mmSE_CAC_CGTT_CLK_CTRL_DEFAULT 0x00000100 |
| 1496 | #define mmSE_CAC_IND_INDEX_DEFAULT 0x00000000 |
| 1497 | #define mmSE_CAC_IND_DATA_DEFAULT 0x00000000 |
| 1498 | |
| 1499 | |
| 1500 | // addressBlock: gc_tcpdec |
| 1501 | #define mmTCP_WATCH0_ADDR_H_DEFAULT 0x00000000 |
| 1502 | #define mmTCP_WATCH0_ADDR_L_DEFAULT 0x00000000 |
| 1503 | #define mmTCP_WATCH0_CNTL_DEFAULT 0x00000000 |
| 1504 | #define mmTCP_WATCH1_ADDR_H_DEFAULT 0x00000000 |
| 1505 | #define mmTCP_WATCH1_ADDR_L_DEFAULT 0x00000000 |
| 1506 | #define mmTCP_WATCH1_CNTL_DEFAULT 0x00000000 |
| 1507 | #define mmTCP_WATCH2_ADDR_H_DEFAULT 0x00000000 |
| 1508 | #define mmTCP_WATCH2_ADDR_L_DEFAULT 0x00000000 |
| 1509 | #define mmTCP_WATCH2_CNTL_DEFAULT 0x00000000 |
| 1510 | #define mmTCP_WATCH3_ADDR_H_DEFAULT 0x00000000 |
| 1511 | #define mmTCP_WATCH3_ADDR_L_DEFAULT 0x00000000 |
| 1512 | #define mmTCP_WATCH3_CNTL_DEFAULT 0x00000000 |
| 1513 | #define mmTCP_GATCL1_CNTL_DEFAULT 0x00000000 |
| 1514 | #define mmTCP_ATC_EDC_GATCL1_CNT_DEFAULT 0x00000000 |
| 1515 | #define mmTCP_GATCL1_DSM_CNTL_DEFAULT 0x00000000 |
| 1516 | #define mmTCP_CNTL2_DEFAULT 0x0000000a |
| 1517 | #define mmTCP_UTCL1_CNTL1_DEFAULT 0x00800400 |
| 1518 | #define mmTCP_UTCL1_CNTL2_DEFAULT 0x00000000 |
| 1519 | #define mmTCP_UTCL1_STATUS_DEFAULT 0x00000000 |
| 1520 | #define mmTCP_PERFCOUNTER_FILTER_DEFAULT 0x00000000 |
| 1521 | #define mmTCP_PERFCOUNTER_FILTER_EN_DEFAULT 0x00000000 |
| 1522 | |
| 1523 | |
| 1524 | // addressBlock: gc_gdspdec |
| 1525 | #define mmGDS_VMID0_BASE_DEFAULT 0x00000000 |
| 1526 | #define mmGDS_VMID0_SIZE_DEFAULT 0x00010000 |
| 1527 | #define mmGDS_VMID1_BASE_DEFAULT 0x00000000 |
| 1528 | #define mmGDS_VMID1_SIZE_DEFAULT 0x00010000 |
| 1529 | #define mmGDS_VMID2_BASE_DEFAULT 0x00000000 |
| 1530 | #define mmGDS_VMID2_SIZE_DEFAULT 0x00010000 |
| 1531 | #define mmGDS_VMID3_BASE_DEFAULT 0x00000000 |
| 1532 | #define mmGDS_VMID3_SIZE_DEFAULT 0x00010000 |
| 1533 | #define mmGDS_VMID4_BASE_DEFAULT 0x00000000 |
| 1534 | #define mmGDS_VMID4_SIZE_DEFAULT 0x00010000 |
| 1535 | #define mmGDS_VMID5_BASE_DEFAULT 0x00000000 |
| 1536 | #define mmGDS_VMID5_SIZE_DEFAULT 0x00010000 |
| 1537 | #define mmGDS_VMID6_BASE_DEFAULT 0x00000000 |
| 1538 | #define mmGDS_VMID6_SIZE_DEFAULT 0x00010000 |
| 1539 | #define mmGDS_VMID7_BASE_DEFAULT 0x00000000 |
| 1540 | #define mmGDS_VMID7_SIZE_DEFAULT 0x00010000 |
| 1541 | #define mmGDS_VMID8_BASE_DEFAULT 0x00000000 |
| 1542 | #define mmGDS_VMID8_SIZE_DEFAULT 0x00010000 |
| 1543 | #define mmGDS_VMID9_BASE_DEFAULT 0x00000000 |
| 1544 | #define mmGDS_VMID9_SIZE_DEFAULT 0x00010000 |
| 1545 | #define mmGDS_VMID10_BASE_DEFAULT 0x00000000 |
| 1546 | #define mmGDS_VMID10_SIZE_DEFAULT 0x00010000 |
| 1547 | #define mmGDS_VMID11_BASE_DEFAULT 0x00000000 |
| 1548 | #define mmGDS_VMID11_SIZE_DEFAULT 0x00010000 |
| 1549 | #define mmGDS_VMID12_BASE_DEFAULT 0x00000000 |
| 1550 | #define mmGDS_VMID12_SIZE_DEFAULT 0x00010000 |
| 1551 | #define mmGDS_VMID13_BASE_DEFAULT 0x00000000 |
| 1552 | #define mmGDS_VMID13_SIZE_DEFAULT 0x00010000 |
| 1553 | #define mmGDS_VMID14_BASE_DEFAULT 0x00000000 |
| 1554 | #define mmGDS_VMID14_SIZE_DEFAULT 0x00010000 |
| 1555 | #define mmGDS_VMID15_BASE_DEFAULT 0x00000000 |
| 1556 | #define mmGDS_VMID15_SIZE_DEFAULT 0x00010000 |
| 1557 | #define mmGDS_GWS_VMID0_DEFAULT 0x00400000 |
| 1558 | #define mmGDS_GWS_VMID1_DEFAULT 0x00400000 |
| 1559 | #define mmGDS_GWS_VMID2_DEFAULT 0x00400000 |
| 1560 | #define mmGDS_GWS_VMID3_DEFAULT 0x00400000 |
| 1561 | #define mmGDS_GWS_VMID4_DEFAULT 0x00400000 |
| 1562 | #define mmGDS_GWS_VMID5_DEFAULT 0x00400000 |
| 1563 | #define mmGDS_GWS_VMID6_DEFAULT 0x00400000 |
| 1564 | #define mmGDS_GWS_VMID7_DEFAULT 0x00400000 |
| 1565 | #define mmGDS_GWS_VMID8_DEFAULT 0x00400000 |
| 1566 | #define mmGDS_GWS_VMID9_DEFAULT 0x00400000 |
| 1567 | #define mmGDS_GWS_VMID10_DEFAULT 0x00400000 |
| 1568 | #define mmGDS_GWS_VMID11_DEFAULT 0x00400000 |
| 1569 | #define mmGDS_GWS_VMID12_DEFAULT 0x00400000 |
| 1570 | #define mmGDS_GWS_VMID13_DEFAULT 0x00400000 |
| 1571 | #define mmGDS_GWS_VMID14_DEFAULT 0x00400000 |
| 1572 | #define mmGDS_GWS_VMID15_DEFAULT 0x00400000 |
| 1573 | #define mmGDS_OA_VMID0_DEFAULT 0x00000000 |
| 1574 | #define mmGDS_OA_VMID1_DEFAULT 0x00000000 |
| 1575 | #define mmGDS_OA_VMID2_DEFAULT 0x00000000 |
| 1576 | #define mmGDS_OA_VMID3_DEFAULT 0x00000000 |
| 1577 | #define mmGDS_OA_VMID4_DEFAULT 0x00000000 |
| 1578 | #define mmGDS_OA_VMID5_DEFAULT 0x00000000 |
| 1579 | #define mmGDS_OA_VMID6_DEFAULT 0x00000000 |
| 1580 | #define mmGDS_OA_VMID7_DEFAULT 0x00000000 |
| 1581 | #define mmGDS_OA_VMID8_DEFAULT 0x00000000 |
| 1582 | #define mmGDS_OA_VMID9_DEFAULT 0x00000000 |
| 1583 | #define mmGDS_OA_VMID10_DEFAULT 0x00000000 |
| 1584 | #define mmGDS_OA_VMID11_DEFAULT 0x00000000 |
| 1585 | #define mmGDS_OA_VMID12_DEFAULT 0x00000000 |
| 1586 | #define mmGDS_OA_VMID13_DEFAULT 0x00000000 |
| 1587 | #define mmGDS_OA_VMID14_DEFAULT 0x00000000 |
| 1588 | #define mmGDS_OA_VMID15_DEFAULT 0x00000000 |
| 1589 | #define mmGDS_GWS_RESET0_DEFAULT 0x00000000 |
| 1590 | #define mmGDS_GWS_RESET1_DEFAULT 0x00000000 |
| 1591 | #define mmGDS_GWS_RESOURCE_RESET_DEFAULT 0x00000000 |
| 1592 | #define mmGDS_COMPUTE_MAX_WAVE_ID_DEFAULT 0x000007ff |
| 1593 | #define mmGDS_OA_RESET_MASK_DEFAULT 0x00000000 |
| 1594 | #define mmGDS_OA_RESET_DEFAULT 0x00000000 |
| 1595 | #define mmGDS_ENHANCE_DEFAULT 0x00000000 |
| 1596 | #define mmGDS_OA_CGPG_RESTORE_DEFAULT 0x00000000 |
| 1597 | #define mmGDS_CS_CTXSW_STATUS_DEFAULT 0x00000000 |
| 1598 | #define mmGDS_CS_CTXSW_CNT0_DEFAULT 0x00000000 |
| 1599 | #define mmGDS_CS_CTXSW_CNT1_DEFAULT 0x00000000 |
| 1600 | #define mmGDS_CS_CTXSW_CNT2_DEFAULT 0x00000000 |
| 1601 | #define mmGDS_CS_CTXSW_CNT3_DEFAULT 0x00000000 |
| 1602 | #define mmGDS_GFX_CTXSW_STATUS_DEFAULT 0x00000000 |
| 1603 | #define mmGDS_VS_CTXSW_CNT0_DEFAULT 0x00000000 |
| 1604 | #define mmGDS_VS_CTXSW_CNT1_DEFAULT 0x00000000 |
| 1605 | #define mmGDS_VS_CTXSW_CNT2_DEFAULT 0x00000000 |
| 1606 | #define mmGDS_VS_CTXSW_CNT3_DEFAULT 0x00000000 |
| 1607 | #define mmGDS_PS0_CTXSW_CNT0_DEFAULT 0x00000000 |
| 1608 | #define mmGDS_PS0_CTXSW_CNT1_DEFAULT 0x00000000 |
| 1609 | #define mmGDS_PS0_CTXSW_CNT2_DEFAULT 0x00000000 |
| 1610 | #define mmGDS_PS0_CTXSW_CNT3_DEFAULT 0x00000000 |
| 1611 | #define mmGDS_PS1_CTXSW_CNT0_DEFAULT 0x00000000 |
| 1612 | #define mmGDS_PS1_CTXSW_CNT1_DEFAULT 0x00000000 |
| 1613 | #define mmGDS_PS1_CTXSW_CNT2_DEFAULT 0x00000000 |
| 1614 | #define mmGDS_PS1_CTXSW_CNT3_DEFAULT 0x00000000 |
| 1615 | #define mmGDS_PS2_CTXSW_CNT0_DEFAULT 0x00000000 |
| 1616 | #define mmGDS_PS2_CTXSW_CNT1_DEFAULT 0x00000000 |
| 1617 | #define mmGDS_PS2_CTXSW_CNT2_DEFAULT 0x00000000 |
| 1618 | #define mmGDS_PS2_CTXSW_CNT3_DEFAULT 0x00000000 |
| 1619 | #define mmGDS_PS3_CTXSW_CNT0_DEFAULT 0x00000000 |
| 1620 | #define mmGDS_PS3_CTXSW_CNT1_DEFAULT 0x00000000 |
| 1621 | #define mmGDS_PS3_CTXSW_CNT2_DEFAULT 0x00000000 |
| 1622 | #define mmGDS_PS3_CTXSW_CNT3_DEFAULT 0x00000000 |
| 1623 | #define mmGDS_PS4_CTXSW_CNT0_DEFAULT 0x00000000 |
| 1624 | #define mmGDS_PS4_CTXSW_CNT1_DEFAULT 0x00000000 |
| 1625 | #define mmGDS_PS4_CTXSW_CNT2_DEFAULT 0x00000000 |
| 1626 | #define mmGDS_PS4_CTXSW_CNT3_DEFAULT 0x00000000 |
| 1627 | #define mmGDS_PS5_CTXSW_CNT0_DEFAULT 0x00000000 |
| 1628 | #define mmGDS_PS5_CTXSW_CNT1_DEFAULT 0x00000000 |
| 1629 | #define mmGDS_PS5_CTXSW_CNT2_DEFAULT 0x00000000 |
| 1630 | #define mmGDS_PS5_CTXSW_CNT3_DEFAULT 0x00000000 |
| 1631 | #define mmGDS_PS6_CTXSW_CNT0_DEFAULT 0x00000000 |
| 1632 | #define mmGDS_PS6_CTXSW_CNT1_DEFAULT 0x00000000 |
| 1633 | #define mmGDS_PS6_CTXSW_CNT2_DEFAULT 0x00000000 |
| 1634 | #define mmGDS_PS6_CTXSW_CNT3_DEFAULT 0x00000000 |
| 1635 | #define mmGDS_PS7_CTXSW_CNT0_DEFAULT 0x00000000 |
| 1636 | #define mmGDS_PS7_CTXSW_CNT1_DEFAULT 0x00000000 |
| 1637 | #define mmGDS_PS7_CTXSW_CNT2_DEFAULT 0x00000000 |
| 1638 | #define mmGDS_PS7_CTXSW_CNT3_DEFAULT 0x00000000 |
| 1639 | #define mmGDS_GS_CTXSW_CNT0_DEFAULT 0x00000000 |
| 1640 | #define mmGDS_GS_CTXSW_CNT1_DEFAULT 0x00000000 |
| 1641 | #define mmGDS_GS_CTXSW_CNT2_DEFAULT 0x00000000 |
| 1642 | #define mmGDS_GS_CTXSW_CNT3_DEFAULT 0x00000000 |
| 1643 | |
| 1644 | |
| 1645 | // addressBlock: gc_rasdec |
| 1646 | #define mmRAS_SIGNATURE_CONTROL_DEFAULT 0x00000000 |
| 1647 | #define mmRAS_SIGNATURE_MASK_DEFAULT 0x00000000 |
| 1648 | #define mmRAS_SX_SIGNATURE0_DEFAULT 0x00000000 |
| 1649 | #define mmRAS_SX_SIGNATURE1_DEFAULT 0x00000000 |
| 1650 | #define mmRAS_SX_SIGNATURE2_DEFAULT 0x00000000 |
| 1651 | #define mmRAS_SX_SIGNATURE3_DEFAULT 0x00000000 |
| 1652 | #define mmRAS_DB_SIGNATURE0_DEFAULT 0x00000000 |
| 1653 | #define mmRAS_PA_SIGNATURE0_DEFAULT 0x00000000 |
| 1654 | #define mmRAS_VGT_SIGNATURE0_DEFAULT 0x00000000 |
| 1655 | #define mmRAS_SQ_SIGNATURE0_DEFAULT 0x00000000 |
| 1656 | #define mmRAS_SC_SIGNATURE0_DEFAULT 0x00000000 |
| 1657 | #define mmRAS_SC_SIGNATURE1_DEFAULT 0x00000000 |
| 1658 | #define mmRAS_SC_SIGNATURE2_DEFAULT 0x00000000 |
| 1659 | #define mmRAS_SC_SIGNATURE3_DEFAULT 0x00000000 |
| 1660 | #define mmRAS_SC_SIGNATURE4_DEFAULT 0x00000000 |
| 1661 | #define mmRAS_SC_SIGNATURE5_DEFAULT 0x00000000 |
| 1662 | #define mmRAS_SC_SIGNATURE6_DEFAULT 0x00000000 |
| 1663 | #define mmRAS_SC_SIGNATURE7_DEFAULT 0x00000000 |
| 1664 | #define mmRAS_IA_SIGNATURE0_DEFAULT 0x00000000 |
| 1665 | #define mmRAS_IA_SIGNATURE1_DEFAULT 0x00000000 |
| 1666 | #define mmRAS_SPI_SIGNATURE0_DEFAULT 0x00000000 |
| 1667 | #define mmRAS_SPI_SIGNATURE1_DEFAULT 0x00000000 |
| 1668 | #define mmRAS_TA_SIGNATURE0_DEFAULT 0x00000000 |
| 1669 | #define mmRAS_TD_SIGNATURE0_DEFAULT 0x00000000 |
| 1670 | #define mmRAS_CB_SIGNATURE0_DEFAULT 0x00000000 |
| 1671 | #define mmRAS_BCI_SIGNATURE0_DEFAULT 0x00000000 |
| 1672 | #define mmRAS_BCI_SIGNATURE1_DEFAULT 0x00000000 |
| 1673 | #define mmRAS_TA_SIGNATURE1_DEFAULT 0x00000000 |
| 1674 | |
| 1675 | |
| 1676 | // addressBlock: gc_gfxdec0 |
| 1677 | #define mmDB_RENDER_CONTROL_DEFAULT 0x00000000 |
| 1678 | #define mmDB_COUNT_CONTROL_DEFAULT 0x00000000 |
| 1679 | #define mmDB_DEPTH_VIEW_DEFAULT 0x00000000 |
| 1680 | #define mmDB_RENDER_OVERRIDE_DEFAULT 0x00000000 |
| 1681 | #define mmDB_RENDER_OVERRIDE2_DEFAULT 0x00000000 |
| 1682 | #define mmDB_HTILE_DATA_BASE_DEFAULT 0x00000000 |
| 1683 | #define mmDB_HTILE_DATA_BASE_HI_DEFAULT 0x00000000 |
| 1684 | #define mmDB_DEPTH_SIZE_DEFAULT 0x00000000 |
| 1685 | #define mmDB_DEPTH_BOUNDS_MIN_DEFAULT 0x00000000 |
| 1686 | #define mmDB_DEPTH_BOUNDS_MAX_DEFAULT 0x00000000 |
| 1687 | #define mmDB_STENCIL_CLEAR_DEFAULT 0x00000000 |
| 1688 | #define mmDB_DEPTH_CLEAR_DEFAULT 0x00000000 |
| 1689 | #define mmPA_SC_SCREEN_SCISSOR_TL_DEFAULT 0x00000000 |
| 1690 | #define mmPA_SC_SCREEN_SCISSOR_BR_DEFAULT 0x00000000 |
| 1691 | #define mmDB_Z_INFO_DEFAULT 0x00000000 |
| 1692 | #define mmDB_STENCIL_INFO_DEFAULT 0x00000000 |
| 1693 | #define mmDB_Z_READ_BASE_DEFAULT 0x00000000 |
| 1694 | #define mmDB_Z_READ_BASE_HI_DEFAULT 0x00000000 |
| 1695 | #define mmDB_STENCIL_READ_BASE_DEFAULT 0x00000000 |
| 1696 | #define mmDB_STENCIL_READ_BASE_HI_DEFAULT 0x00000000 |
| 1697 | #define mmDB_Z_WRITE_BASE_DEFAULT 0x00000000 |
| 1698 | #define mmDB_Z_WRITE_BASE_HI_DEFAULT 0x00000000 |
| 1699 | #define mmDB_STENCIL_WRITE_BASE_DEFAULT 0x00000000 |
| 1700 | #define mmDB_STENCIL_WRITE_BASE_HI_DEFAULT 0x00000000 |
| 1701 | #define mmDB_DFSM_CONTROL_DEFAULT 0x00000000 |
| 1702 | #define mmDB_Z_INFO2_DEFAULT 0x00000000 |
| 1703 | #define mmDB_STENCIL_INFO2_DEFAULT 0x00000000 |
| 1704 | #define mmTA_BC_BASE_ADDR_DEFAULT 0x00000000 |
| 1705 | #define mmTA_BC_BASE_ADDR_HI_DEFAULT 0x00000000 |
| 1706 | #define mmCOHER_DEST_BASE_HI_0_DEFAULT 0x00000000 |
| 1707 | #define mmCOHER_DEST_BASE_HI_1_DEFAULT 0x00000000 |
| 1708 | #define mmCOHER_DEST_BASE_HI_2_DEFAULT 0x00000000 |
| 1709 | #define mmCOHER_DEST_BASE_HI_3_DEFAULT 0x00000000 |
| 1710 | #define mmCOHER_DEST_BASE_2_DEFAULT 0x00000000 |
| 1711 | #define mmCOHER_DEST_BASE_3_DEFAULT 0x00000000 |
| 1712 | #define mmPA_SC_WINDOW_OFFSET_DEFAULT 0x00000000 |
| 1713 | #define mmPA_SC_WINDOW_SCISSOR_TL_DEFAULT 0x00000000 |
| 1714 | #define mmPA_SC_WINDOW_SCISSOR_BR_DEFAULT 0x00000000 |
| 1715 | #define mmPA_SC_CLIPRECT_RULE_DEFAULT 0x00000000 |
| 1716 | #define mmPA_SC_CLIPRECT_0_TL_DEFAULT 0x00000000 |
| 1717 | #define mmPA_SC_CLIPRECT_0_BR_DEFAULT 0x00000000 |
| 1718 | #define mmPA_SC_CLIPRECT_1_TL_DEFAULT 0x00000000 |
| 1719 | #define mmPA_SC_CLIPRECT_1_BR_DEFAULT 0x00000000 |
| 1720 | #define mmPA_SC_CLIPRECT_2_TL_DEFAULT 0x00000000 |
| 1721 | #define mmPA_SC_CLIPRECT_2_BR_DEFAULT 0x00000000 |
| 1722 | #define mmPA_SC_CLIPRECT_3_TL_DEFAULT 0x00000000 |
| 1723 | #define mmPA_SC_CLIPRECT_3_BR_DEFAULT 0x00000000 |
| 1724 | #define mmPA_SC_EDGERULE_DEFAULT 0x00000000 |
| 1725 | #define mmPA_SU_HARDWARE_SCREEN_OFFSET_DEFAULT 0x00000000 |
| 1726 | #define mmCB_TARGET_MASK_DEFAULT 0x00000000 |
| 1727 | #define mmCB_SHADER_MASK_DEFAULT 0x00000000 |
| 1728 | #define mmPA_SC_GENERIC_SCISSOR_TL_DEFAULT 0x00000000 |
| 1729 | #define mmPA_SC_GENERIC_SCISSOR_BR_DEFAULT 0x00000000 |
| 1730 | #define mmCOHER_DEST_BASE_0_DEFAULT 0x00000000 |
| 1731 | #define mmCOHER_DEST_BASE_1_DEFAULT 0x00000000 |
| 1732 | #define mmPA_SC_VPORT_SCISSOR_0_TL_DEFAULT 0x00000000 |
| 1733 | #define mmPA_SC_VPORT_SCISSOR_0_BR_DEFAULT 0x00000000 |
| 1734 | #define mmPA_SC_VPORT_SCISSOR_1_TL_DEFAULT 0x00000000 |
| 1735 | #define mmPA_SC_VPORT_SCISSOR_1_BR_DEFAULT 0x00000000 |
| 1736 | #define mmPA_SC_VPORT_SCISSOR_2_TL_DEFAULT 0x00000000 |
| 1737 | #define mmPA_SC_VPORT_SCISSOR_2_BR_DEFAULT 0x00000000 |
| 1738 | #define mmPA_SC_VPORT_SCISSOR_3_TL_DEFAULT 0x00000000 |
| 1739 | #define mmPA_SC_VPORT_SCISSOR_3_BR_DEFAULT 0x00000000 |
| 1740 | #define mmPA_SC_VPORT_SCISSOR_4_TL_DEFAULT 0x00000000 |
| 1741 | #define mmPA_SC_VPORT_SCISSOR_4_BR_DEFAULT 0x00000000 |
| 1742 | #define mmPA_SC_VPORT_SCISSOR_5_TL_DEFAULT 0x00000000 |
| 1743 | #define mmPA_SC_VPORT_SCISSOR_5_BR_DEFAULT 0x00000000 |
| 1744 | #define mmPA_SC_VPORT_SCISSOR_6_TL_DEFAULT 0x00000000 |
| 1745 | #define mmPA_SC_VPORT_SCISSOR_6_BR_DEFAULT 0x00000000 |
| 1746 | #define mmPA_SC_VPORT_SCISSOR_7_TL_DEFAULT 0x00000000 |
| 1747 | #define mmPA_SC_VPORT_SCISSOR_7_BR_DEFAULT 0x00000000 |
| 1748 | #define mmPA_SC_VPORT_SCISSOR_8_TL_DEFAULT 0x00000000 |
| 1749 | #define mmPA_SC_VPORT_SCISSOR_8_BR_DEFAULT 0x00000000 |
| 1750 | #define mmPA_SC_VPORT_SCISSOR_9_TL_DEFAULT 0x00000000 |
| 1751 | #define mmPA_SC_VPORT_SCISSOR_9_BR_DEFAULT 0x00000000 |
| 1752 | #define mmPA_SC_VPORT_SCISSOR_10_TL_DEFAULT 0x00000000 |
| 1753 | #define mmPA_SC_VPORT_SCISSOR_10_BR_DEFAULT 0x00000000 |
| 1754 | #define mmPA_SC_VPORT_SCISSOR_11_TL_DEFAULT 0x00000000 |
| 1755 | #define mmPA_SC_VPORT_SCISSOR_11_BR_DEFAULT 0x00000000 |
| 1756 | #define mmPA_SC_VPORT_SCISSOR_12_TL_DEFAULT 0x00000000 |
| 1757 | #define mmPA_SC_VPORT_SCISSOR_12_BR_DEFAULT 0x00000000 |
| 1758 | #define mmPA_SC_VPORT_SCISSOR_13_TL_DEFAULT 0x00000000 |
| 1759 | #define mmPA_SC_VPORT_SCISSOR_13_BR_DEFAULT 0x00000000 |
| 1760 | #define mmPA_SC_VPORT_SCISSOR_14_TL_DEFAULT 0x00000000 |
| 1761 | #define mmPA_SC_VPORT_SCISSOR_14_BR_DEFAULT 0x00000000 |
| 1762 | #define mmPA_SC_VPORT_SCISSOR_15_TL_DEFAULT 0x00000000 |
| 1763 | #define mmPA_SC_VPORT_SCISSOR_15_BR_DEFAULT 0x00000000 |
| 1764 | #define mmPA_SC_VPORT_ZMIN_0_DEFAULT 0x00000000 |
| 1765 | #define mmPA_SC_VPORT_ZMAX_0_DEFAULT 0x00000000 |
| 1766 | #define mmPA_SC_VPORT_ZMIN_1_DEFAULT 0x00000000 |
| 1767 | #define mmPA_SC_VPORT_ZMAX_1_DEFAULT 0x00000000 |
| 1768 | #define mmPA_SC_VPORT_ZMIN_2_DEFAULT 0x00000000 |
| 1769 | #define mmPA_SC_VPORT_ZMAX_2_DEFAULT 0x00000000 |
| 1770 | #define mmPA_SC_VPORT_ZMIN_3_DEFAULT 0x00000000 |
| 1771 | #define mmPA_SC_VPORT_ZMAX_3_DEFAULT 0x00000000 |
| 1772 | #define mmPA_SC_VPORT_ZMIN_4_DEFAULT 0x00000000 |
| 1773 | #define mmPA_SC_VPORT_ZMAX_4_DEFAULT 0x00000000 |
| 1774 | #define mmPA_SC_VPORT_ZMIN_5_DEFAULT 0x00000000 |
| 1775 | #define mmPA_SC_VPORT_ZMAX_5_DEFAULT 0x00000000 |
| 1776 | #define mmPA_SC_VPORT_ZMIN_6_DEFAULT 0x00000000 |
| 1777 | #define mmPA_SC_VPORT_ZMAX_6_DEFAULT 0x00000000 |
| 1778 | #define mmPA_SC_VPORT_ZMIN_7_DEFAULT 0x00000000 |
| 1779 | #define mmPA_SC_VPORT_ZMAX_7_DEFAULT 0x00000000 |
| 1780 | #define mmPA_SC_VPORT_ZMIN_8_DEFAULT 0x00000000 |
| 1781 | #define mmPA_SC_VPORT_ZMAX_8_DEFAULT 0x00000000 |
| 1782 | #define mmPA_SC_VPORT_ZMIN_9_DEFAULT 0x00000000 |
| 1783 | #define mmPA_SC_VPORT_ZMAX_9_DEFAULT 0x00000000 |
| 1784 | #define mmPA_SC_VPORT_ZMIN_10_DEFAULT 0x00000000 |
| 1785 | #define mmPA_SC_VPORT_ZMAX_10_DEFAULT 0x00000000 |
| 1786 | #define mmPA_SC_VPORT_ZMIN_11_DEFAULT 0x00000000 |
| 1787 | #define mmPA_SC_VPORT_ZMAX_11_DEFAULT 0x00000000 |
| 1788 | #define mmPA_SC_VPORT_ZMIN_12_DEFAULT 0x00000000 |
| 1789 | #define mmPA_SC_VPORT_ZMAX_12_DEFAULT 0x00000000 |
| 1790 | #define mmPA_SC_VPORT_ZMIN_13_DEFAULT 0x00000000 |
| 1791 | #define mmPA_SC_VPORT_ZMAX_13_DEFAULT 0x00000000 |
| 1792 | #define mmPA_SC_VPORT_ZMIN_14_DEFAULT 0x00000000 |
| 1793 | #define mmPA_SC_VPORT_ZMAX_14_DEFAULT 0x00000000 |
| 1794 | #define mmPA_SC_VPORT_ZMIN_15_DEFAULT 0x00000000 |
| 1795 | #define mmPA_SC_VPORT_ZMAX_15_DEFAULT 0x00000000 |
| 1796 | #define mmPA_SC_RASTER_CONFIG_DEFAULT 0x00000000 |
| 1797 | #define mmPA_SC_RASTER_CONFIG_1_DEFAULT 0x00000000 |
| 1798 | #define mmPA_SC_SCREEN_EXTENT_CONTROL_DEFAULT 0x00000000 |
| 1799 | #define mmPA_SC_TILE_STEERING_OVERRIDE_DEFAULT 0x00000000 |
| 1800 | #define mmCP_PERFMON_CNTX_CNTL_DEFAULT 0x00000000 |
| 1801 | #define mmCP_PIPEID_DEFAULT 0x00000000 |
| 1802 | #define mmCP_RINGID_DEFAULT 0x00000000 |
| 1803 | #define mmCP_VMID_DEFAULT 0x00000000 |
| 1804 | #define mmPA_SC_RIGHT_VERT_GRID_DEFAULT 0x00000000 |
| 1805 | #define mmPA_SC_LEFT_VERT_GRID_DEFAULT 0x00000000 |
| 1806 | #define mmPA_SC_HORIZ_GRID_DEFAULT 0x00000000 |
| 1807 | #define mmVGT_MULTI_PRIM_IB_RESET_INDX_DEFAULT 0x00000000 |
| 1808 | #define mmCB_BLEND_RED_DEFAULT 0x00000000 |
| 1809 | #define mmCB_BLEND_GREEN_DEFAULT 0x00000000 |
| 1810 | #define mmCB_BLEND_BLUE_DEFAULT 0x00000000 |
| 1811 | #define mmCB_BLEND_ALPHA_DEFAULT 0x00000000 |
| 1812 | #define mmCB_DCC_CONTROL_DEFAULT 0x00000000 |
| 1813 | #define mmDB_STENCIL_CONTROL_DEFAULT 0x00000000 |
| 1814 | #define mmDB_STENCILREFMASK_DEFAULT 0x00000000 |
| 1815 | #define mmDB_STENCILREFMASK_BF_DEFAULT 0x00000000 |
| 1816 | #define mmPA_CL_VPORT_XSCALE_DEFAULT 0x00000000 |
| 1817 | #define mmPA_CL_VPORT_XOFFSET_DEFAULT 0x00000000 |
| 1818 | #define mmPA_CL_VPORT_YSCALE_DEFAULT 0x00000000 |
| 1819 | #define mmPA_CL_VPORT_YOFFSET_DEFAULT 0x00000000 |
| 1820 | #define mmPA_CL_VPORT_ZSCALE_DEFAULT 0x00000000 |
| 1821 | #define mmPA_CL_VPORT_ZOFFSET_DEFAULT 0x00000000 |
| 1822 | #define mmPA_CL_VPORT_XSCALE_1_DEFAULT 0x00000000 |
| 1823 | #define mmPA_CL_VPORT_XOFFSET_1_DEFAULT 0x00000000 |
| 1824 | #define mmPA_CL_VPORT_YSCALE_1_DEFAULT 0x00000000 |
| 1825 | #define mmPA_CL_VPORT_YOFFSET_1_DEFAULT 0x00000000 |
| 1826 | #define mmPA_CL_VPORT_ZSCALE_1_DEFAULT 0x00000000 |
| 1827 | #define mmPA_CL_VPORT_ZOFFSET_1_DEFAULT 0x00000000 |
| 1828 | #define mmPA_CL_VPORT_XSCALE_2_DEFAULT 0x00000000 |
| 1829 | #define mmPA_CL_VPORT_XOFFSET_2_DEFAULT 0x00000000 |
| 1830 | #define mmPA_CL_VPORT_YSCALE_2_DEFAULT 0x00000000 |
| 1831 | #define mmPA_CL_VPORT_YOFFSET_2_DEFAULT 0x00000000 |
| 1832 | #define mmPA_CL_VPORT_ZSCALE_2_DEFAULT 0x00000000 |
| 1833 | #define mmPA_CL_VPORT_ZOFFSET_2_DEFAULT 0x00000000 |
| 1834 | #define mmPA_CL_VPORT_XSCALE_3_DEFAULT 0x00000000 |
| 1835 | #define mmPA_CL_VPORT_XOFFSET_3_DEFAULT 0x00000000 |
| 1836 | #define mmPA_CL_VPORT_YSCALE_3_DEFAULT 0x00000000 |
| 1837 | #define mmPA_CL_VPORT_YOFFSET_3_DEFAULT 0x00000000 |
| 1838 | #define mmPA_CL_VPORT_ZSCALE_3_DEFAULT 0x00000000 |
| 1839 | #define mmPA_CL_VPORT_ZOFFSET_3_DEFAULT 0x00000000 |
| 1840 | #define mmPA_CL_VPORT_XSCALE_4_DEFAULT 0x00000000 |
| 1841 | #define mmPA_CL_VPORT_XOFFSET_4_DEFAULT 0x00000000 |
| 1842 | #define mmPA_CL_VPORT_YSCALE_4_DEFAULT 0x00000000 |
| 1843 | #define mmPA_CL_VPORT_YOFFSET_4_DEFAULT 0x00000000 |
| 1844 | #define mmPA_CL_VPORT_ZSCALE_4_DEFAULT 0x00000000 |
| 1845 | #define mmPA_CL_VPORT_ZOFFSET_4_DEFAULT 0x00000000 |
| 1846 | #define mmPA_CL_VPORT_XSCALE_5_DEFAULT 0x00000000 |
| 1847 | #define mmPA_CL_VPORT_XOFFSET_5_DEFAULT 0x00000000 |
| 1848 | #define mmPA_CL_VPORT_YSCALE_5_DEFAULT 0x00000000 |
| 1849 | #define mmPA_CL_VPORT_YOFFSET_5_DEFAULT 0x00000000 |
| 1850 | #define mmPA_CL_VPORT_ZSCALE_5_DEFAULT 0x00000000 |
| 1851 | #define mmPA_CL_VPORT_ZOFFSET_5_DEFAULT 0x00000000 |
| 1852 | #define mmPA_CL_VPORT_XSCALE_6_DEFAULT 0x00000000 |
| 1853 | #define mmPA_CL_VPORT_XOFFSET_6_DEFAULT 0x00000000 |
| 1854 | #define mmPA_CL_VPORT_YSCALE_6_DEFAULT 0x00000000 |
| 1855 | #define mmPA_CL_VPORT_YOFFSET_6_DEFAULT 0x00000000 |
| 1856 | #define mmPA_CL_VPORT_ZSCALE_6_DEFAULT 0x00000000 |
| 1857 | #define mmPA_CL_VPORT_ZOFFSET_6_DEFAULT 0x00000000 |
| 1858 | #define mmPA_CL_VPORT_XSCALE_7_DEFAULT 0x00000000 |
| 1859 | #define mmPA_CL_VPORT_XOFFSET_7_DEFAULT 0x00000000 |
| 1860 | #define mmPA_CL_VPORT_YSCALE_7_DEFAULT 0x00000000 |
| 1861 | #define mmPA_CL_VPORT_YOFFSET_7_DEFAULT 0x00000000 |
| 1862 | #define mmPA_CL_VPORT_ZSCALE_7_DEFAULT 0x00000000 |
| 1863 | #define mmPA_CL_VPORT_ZOFFSET_7_DEFAULT 0x00000000 |
| 1864 | #define mmPA_CL_VPORT_XSCALE_8_DEFAULT 0x00000000 |
| 1865 | #define mmPA_CL_VPORT_XOFFSET_8_DEFAULT 0x00000000 |
| 1866 | #define mmPA_CL_VPORT_YSCALE_8_DEFAULT 0x00000000 |
| 1867 | #define mmPA_CL_VPORT_YOFFSET_8_DEFAULT 0x00000000 |
| 1868 | #define mmPA_CL_VPORT_ZSCALE_8_DEFAULT 0x00000000 |
| 1869 | #define mmPA_CL_VPORT_ZOFFSET_8_DEFAULT 0x00000000 |
| 1870 | #define mmPA_CL_VPORT_XSCALE_9_DEFAULT 0x00000000 |
| 1871 | #define mmPA_CL_VPORT_XOFFSET_9_DEFAULT 0x00000000 |
| 1872 | #define mmPA_CL_VPORT_YSCALE_9_DEFAULT 0x00000000 |
| 1873 | #define mmPA_CL_VPORT_YOFFSET_9_DEFAULT 0x00000000 |
| 1874 | #define mmPA_CL_VPORT_ZSCALE_9_DEFAULT 0x00000000 |
| 1875 | #define mmPA_CL_VPORT_ZOFFSET_9_DEFAULT 0x00000000 |
| 1876 | #define mmPA_CL_VPORT_XSCALE_10_DEFAULT 0x00000000 |
| 1877 | #define mmPA_CL_VPORT_XOFFSET_10_DEFAULT 0x00000000 |
| 1878 | #define mmPA_CL_VPORT_YSCALE_10_DEFAULT 0x00000000 |
| 1879 | #define mmPA_CL_VPORT_YOFFSET_10_DEFAULT 0x00000000 |
| 1880 | #define mmPA_CL_VPORT_ZSCALE_10_DEFAULT 0x00000000 |
| 1881 | #define mmPA_CL_VPORT_ZOFFSET_10_DEFAULT 0x00000000 |
| 1882 | #define mmPA_CL_VPORT_XSCALE_11_DEFAULT 0x00000000 |
| 1883 | #define mmPA_CL_VPORT_XOFFSET_11_DEFAULT 0x00000000 |
| 1884 | #define mmPA_CL_VPORT_YSCALE_11_DEFAULT 0x00000000 |
| 1885 | #define mmPA_CL_VPORT_YOFFSET_11_DEFAULT 0x00000000 |
| 1886 | #define mmPA_CL_VPORT_ZSCALE_11_DEFAULT 0x00000000 |
| 1887 | #define mmPA_CL_VPORT_ZOFFSET_11_DEFAULT 0x00000000 |
| 1888 | #define mmPA_CL_VPORT_XSCALE_12_DEFAULT 0x00000000 |
| 1889 | #define mmPA_CL_VPORT_XOFFSET_12_DEFAULT 0x00000000 |
| 1890 | #define mmPA_CL_VPORT_YSCALE_12_DEFAULT 0x00000000 |
| 1891 | #define mmPA_CL_VPORT_YOFFSET_12_DEFAULT 0x00000000 |
| 1892 | #define mmPA_CL_VPORT_ZSCALE_12_DEFAULT 0x00000000 |
| 1893 | #define mmPA_CL_VPORT_ZOFFSET_12_DEFAULT 0x00000000 |
| 1894 | #define mmPA_CL_VPORT_XSCALE_13_DEFAULT 0x00000000 |
| 1895 | #define mmPA_CL_VPORT_XOFFSET_13_DEFAULT 0x00000000 |
| 1896 | #define mmPA_CL_VPORT_YSCALE_13_DEFAULT 0x00000000 |
| 1897 | #define mmPA_CL_VPORT_YOFFSET_13_DEFAULT 0x00000000 |
| 1898 | #define mmPA_CL_VPORT_ZSCALE_13_DEFAULT 0x00000000 |
| 1899 | #define mmPA_CL_VPORT_ZOFFSET_13_DEFAULT 0x00000000 |
| 1900 | #define mmPA_CL_VPORT_XSCALE_14_DEFAULT 0x00000000 |
| 1901 | #define mmPA_CL_VPORT_XOFFSET_14_DEFAULT 0x00000000 |
| 1902 | #define mmPA_CL_VPORT_YSCALE_14_DEFAULT 0x00000000 |
| 1903 | #define mmPA_CL_VPORT_YOFFSET_14_DEFAULT 0x00000000 |
| 1904 | #define mmPA_CL_VPORT_ZSCALE_14_DEFAULT 0x00000000 |
| 1905 | #define mmPA_CL_VPORT_ZOFFSET_14_DEFAULT 0x00000000 |
| 1906 | #define mmPA_CL_VPORT_XSCALE_15_DEFAULT 0x00000000 |
| 1907 | #define mmPA_CL_VPORT_XOFFSET_15_DEFAULT 0x00000000 |
| 1908 | #define mmPA_CL_VPORT_YSCALE_15_DEFAULT 0x00000000 |
| 1909 | #define mmPA_CL_VPORT_YOFFSET_15_DEFAULT 0x00000000 |
| 1910 | #define mmPA_CL_VPORT_ZSCALE_15_DEFAULT 0x00000000 |
| 1911 | #define mmPA_CL_VPORT_ZOFFSET_15_DEFAULT 0x00000000 |
| 1912 | #define mmPA_CL_UCP_0_X_DEFAULT 0x00000000 |
| 1913 | #define mmPA_CL_UCP_0_Y_DEFAULT 0x00000000 |
| 1914 | #define mmPA_CL_UCP_0_Z_DEFAULT 0x00000000 |
| 1915 | #define mmPA_CL_UCP_0_W_DEFAULT 0x00000000 |
| 1916 | #define mmPA_CL_UCP_1_X_DEFAULT 0x00000000 |
| 1917 | #define mmPA_CL_UCP_1_Y_DEFAULT 0x00000000 |
| 1918 | #define mmPA_CL_UCP_1_Z_DEFAULT 0x00000000 |
| 1919 | #define mmPA_CL_UCP_1_W_DEFAULT 0x00000000 |
| 1920 | #define mmPA_CL_UCP_2_X_DEFAULT 0x00000000 |
| 1921 | #define mmPA_CL_UCP_2_Y_DEFAULT 0x00000000 |
| 1922 | #define mmPA_CL_UCP_2_Z_DEFAULT 0x00000000 |
| 1923 | #define mmPA_CL_UCP_2_W_DEFAULT 0x00000000 |
| 1924 | #define mmPA_CL_UCP_3_X_DEFAULT 0x00000000 |
| 1925 | #define mmPA_CL_UCP_3_Y_DEFAULT 0x00000000 |
| 1926 | #define mmPA_CL_UCP_3_Z_DEFAULT 0x00000000 |
| 1927 | #define mmPA_CL_UCP_3_W_DEFAULT 0x00000000 |
| 1928 | #define mmPA_CL_UCP_4_X_DEFAULT 0x00000000 |
| 1929 | #define mmPA_CL_UCP_4_Y_DEFAULT 0x00000000 |
| 1930 | #define mmPA_CL_UCP_4_Z_DEFAULT 0x00000000 |
| 1931 | #define mmPA_CL_UCP_4_W_DEFAULT 0x00000000 |
| 1932 | #define mmPA_CL_UCP_5_X_DEFAULT 0x00000000 |
| 1933 | #define mmPA_CL_UCP_5_Y_DEFAULT 0x00000000 |
| 1934 | #define mmPA_CL_UCP_5_Z_DEFAULT 0x00000000 |
| 1935 | #define mmPA_CL_UCP_5_W_DEFAULT 0x00000000 |
| 1936 | #define mmSPI_PS_INPUT_CNTL_0_DEFAULT 0x00000000 |
| 1937 | #define mmSPI_PS_INPUT_CNTL_1_DEFAULT 0x00000000 |
| 1938 | #define mmSPI_PS_INPUT_CNTL_2_DEFAULT 0x00000000 |
| 1939 | #define mmSPI_PS_INPUT_CNTL_3_DEFAULT 0x00000000 |
| 1940 | #define mmSPI_PS_INPUT_CNTL_4_DEFAULT 0x00000000 |
| 1941 | #define mmSPI_PS_INPUT_CNTL_5_DEFAULT 0x00000000 |
| 1942 | #define mmSPI_PS_INPUT_CNTL_6_DEFAULT 0x00000000 |
| 1943 | #define mmSPI_PS_INPUT_CNTL_7_DEFAULT 0x00000000 |
| 1944 | #define mmSPI_PS_INPUT_CNTL_8_DEFAULT 0x00000000 |
| 1945 | #define mmSPI_PS_INPUT_CNTL_9_DEFAULT 0x00000000 |
| 1946 | #define mmSPI_PS_INPUT_CNTL_10_DEFAULT 0x00000000 |
| 1947 | #define mmSPI_PS_INPUT_CNTL_11_DEFAULT 0x00000000 |
| 1948 | #define mmSPI_PS_INPUT_CNTL_12_DEFAULT 0x00000000 |
| 1949 | #define mmSPI_PS_INPUT_CNTL_13_DEFAULT 0x00000000 |
| 1950 | #define mmSPI_PS_INPUT_CNTL_14_DEFAULT 0x00000000 |
| 1951 | #define mmSPI_PS_INPUT_CNTL_15_DEFAULT 0x00000000 |
| 1952 | #define mmSPI_PS_INPUT_CNTL_16_DEFAULT 0x00000000 |
| 1953 | #define mmSPI_PS_INPUT_CNTL_17_DEFAULT 0x00000000 |
| 1954 | #define mmSPI_PS_INPUT_CNTL_18_DEFAULT 0x00000000 |
| 1955 | #define mmSPI_PS_INPUT_CNTL_19_DEFAULT 0x00000000 |
| 1956 | #define mmSPI_PS_INPUT_CNTL_20_DEFAULT 0x00000000 |
| 1957 | #define mmSPI_PS_INPUT_CNTL_21_DEFAULT 0x00000000 |
| 1958 | #define mmSPI_PS_INPUT_CNTL_22_DEFAULT 0x00000000 |
| 1959 | #define mmSPI_PS_INPUT_CNTL_23_DEFAULT 0x00000000 |
| 1960 | #define mmSPI_PS_INPUT_CNTL_24_DEFAULT 0x00000000 |
| 1961 | #define mmSPI_PS_INPUT_CNTL_25_DEFAULT 0x00000000 |
| 1962 | #define mmSPI_PS_INPUT_CNTL_26_DEFAULT 0x00000000 |
| 1963 | #define mmSPI_PS_INPUT_CNTL_27_DEFAULT 0x00000000 |
| 1964 | #define mmSPI_PS_INPUT_CNTL_28_DEFAULT 0x00000000 |
| 1965 | #define mmSPI_PS_INPUT_CNTL_29_DEFAULT 0x00000000 |
| 1966 | #define mmSPI_PS_INPUT_CNTL_30_DEFAULT 0x00000000 |
| 1967 | #define mmSPI_PS_INPUT_CNTL_31_DEFAULT 0x00000000 |
| 1968 | #define mmSPI_VS_OUT_CONFIG_DEFAULT 0x00000000 |
| 1969 | #define mmSPI_PS_INPUT_ENA_DEFAULT 0x00000000 |
| 1970 | #define mmSPI_PS_INPUT_ADDR_DEFAULT 0x00000000 |
| 1971 | #define mmSPI_INTERP_CONTROL_0_DEFAULT 0x00000000 |
| 1972 | #define mmSPI_PS_IN_CONTROL_DEFAULT 0x00000000 |
| 1973 | #define mmSPI_BARYC_CNTL_DEFAULT 0x00000000 |
| 1974 | #define mmSPI_TMPRING_SIZE_DEFAULT 0x00000000 |
| 1975 | #define mmSPI_SHADER_POS_FORMAT_DEFAULT 0x00000000 |
| 1976 | #define mmSPI_SHADER_Z_FORMAT_DEFAULT 0x00000000 |
| 1977 | #define mmSPI_SHADER_COL_FORMAT_DEFAULT 0x00000000 |
| 1978 | #define mmSX_PS_DOWNCONVERT_DEFAULT 0x00000000 |
| 1979 | #define mmSX_BLEND_OPT_EPSILON_DEFAULT 0x00000000 |
| 1980 | #define mmSX_BLEND_OPT_CONTROL_DEFAULT 0x00000000 |
| 1981 | #define mmSX_MRT0_BLEND_OPT_DEFAULT 0x00000000 |
| 1982 | #define mmSX_MRT1_BLEND_OPT_DEFAULT 0x00000000 |
| 1983 | #define mmSX_MRT2_BLEND_OPT_DEFAULT 0x00000000 |
| 1984 | #define mmSX_MRT3_BLEND_OPT_DEFAULT 0x00000000 |
| 1985 | #define mmSX_MRT4_BLEND_OPT_DEFAULT 0x00000000 |
| 1986 | #define mmSX_MRT5_BLEND_OPT_DEFAULT 0x00000000 |
| 1987 | #define mmSX_MRT6_BLEND_OPT_DEFAULT 0x00000000 |
| 1988 | #define mmSX_MRT7_BLEND_OPT_DEFAULT 0x00000000 |
| 1989 | #define mmCB_BLEND0_CONTROL_DEFAULT 0x00000000 |
| 1990 | #define mmCB_BLEND1_CONTROL_DEFAULT 0x00000000 |
| 1991 | #define mmCB_BLEND2_CONTROL_DEFAULT 0x00000000 |
| 1992 | #define mmCB_BLEND3_CONTROL_DEFAULT 0x00000000 |
| 1993 | #define mmCB_BLEND4_CONTROL_DEFAULT 0x00000000 |
| 1994 | #define mmCB_BLEND5_CONTROL_DEFAULT 0x00000000 |
| 1995 | #define mmCB_BLEND6_CONTROL_DEFAULT 0x00000000 |
| 1996 | #define mmCB_BLEND7_CONTROL_DEFAULT 0x00000000 |
| 1997 | #define mmCB_MRT0_EPITCH_DEFAULT 0x00000000 |
| 1998 | #define mmCB_MRT1_EPITCH_DEFAULT 0x00000000 |
| 1999 | #define mmCB_MRT2_EPITCH_DEFAULT 0x00000000 |
| 2000 | #define mmCB_MRT3_EPITCH_DEFAULT 0x00000000 |
| 2001 | #define mmCB_MRT4_EPITCH_DEFAULT 0x00000000 |
| 2002 | #define mmCB_MRT5_EPITCH_DEFAULT 0x00000000 |
| 2003 | #define mmCB_MRT6_EPITCH_DEFAULT 0x00000000 |
| 2004 | #define mmCB_MRT7_EPITCH_DEFAULT 0x00000000 |
| 2005 | #define mmCS_COPY_STATE_DEFAULT 0x00000000 |
| 2006 | #define mmGFX_COPY_STATE_DEFAULT 0x00000000 |
| 2007 | #define mmPA_CL_POINT_X_RAD_DEFAULT 0x00000000 |
| 2008 | #define mmPA_CL_POINT_Y_RAD_DEFAULT 0x00000000 |
| 2009 | #define mmPA_CL_POINT_SIZE_DEFAULT 0x00000000 |
| 2010 | #define mmPA_CL_POINT_CULL_RAD_DEFAULT 0x00000000 |
| 2011 | #define mmVGT_DMA_BASE_HI_DEFAULT 0x00000000 |
| 2012 | #define mmVGT_DMA_BASE_DEFAULT 0x00000000 |
| 2013 | #define mmVGT_DRAW_INITIATOR_DEFAULT 0x00000000 |
| 2014 | #define mmVGT_IMMED_DATA_DEFAULT 0x00000000 |
| 2015 | #define mmVGT_EVENT_ADDRESS_REG_DEFAULT 0x00000000 |
| 2016 | #define mmDB_DEPTH_CONTROL_DEFAULT 0x00000000 |
| 2017 | #define mmDB_EQAA_DEFAULT 0x00000000 |
| 2018 | #define mmCB_COLOR_CONTROL_DEFAULT 0x00000000 |
| 2019 | #define mmDB_SHADER_CONTROL_DEFAULT 0x00000000 |
| 2020 | #define mmPA_CL_CLIP_CNTL_DEFAULT 0x00000000 |
| 2021 | #define mmPA_SU_SC_MODE_CNTL_DEFAULT 0x00000000 |
| 2022 | #define mmPA_CL_VTE_CNTL_DEFAULT 0x00000000 |
| 2023 | #define mmPA_CL_VS_OUT_CNTL_DEFAULT 0x00000000 |
| 2024 | #define mmPA_CL_NANINF_CNTL_DEFAULT 0x00000000 |
| 2025 | #define mmPA_SU_LINE_STIPPLE_CNTL_DEFAULT 0x00000000 |
| 2026 | #define mmPA_SU_LINE_STIPPLE_SCALE_DEFAULT 0x00000000 |
| 2027 | #define mmPA_SU_PRIM_FILTER_CNTL_DEFAULT 0x00000000 |
| 2028 | #define mmPA_SU_SMALL_PRIM_FILTER_CNTL_DEFAULT 0x00000000 |
| 2029 | #define mmPA_CL_OBJPRIM_ID_CNTL_DEFAULT 0x00000000 |
| 2030 | #define mmPA_CL_NGG_CNTL_DEFAULT 0x00000000 |
| 2031 | #define mmPA_SU_OVER_RASTERIZATION_CNTL_DEFAULT 0x00000000 |
| 2032 | #define mmPA_SU_POINT_SIZE_DEFAULT 0x00000000 |
| 2033 | #define mmPA_SU_POINT_MINMAX_DEFAULT 0x00000000 |
| 2034 | #define mmPA_SU_LINE_CNTL_DEFAULT 0x00000000 |
| 2035 | #define mmPA_SC_LINE_STIPPLE_DEFAULT 0x00000000 |
| 2036 | #define mmVGT_OUTPUT_PATH_CNTL_DEFAULT 0x00000000 |
| 2037 | #define mmVGT_HOS_CNTL_DEFAULT 0x00000000 |
| 2038 | #define mmVGT_HOS_MAX_TESS_LEVEL_DEFAULT 0x00000000 |
| 2039 | #define mmVGT_HOS_MIN_TESS_LEVEL_DEFAULT 0x00000000 |
| 2040 | #define mmVGT_HOS_REUSE_DEPTH_DEFAULT 0x00000000 |
| 2041 | #define mmVGT_GROUP_PRIM_TYPE_DEFAULT 0x00000000 |
| 2042 | #define mmVGT_GROUP_FIRST_DECR_DEFAULT 0x00000000 |
| 2043 | #define mmVGT_GROUP_DECR_DEFAULT 0x00000000 |
| 2044 | #define mmVGT_GROUP_VECT_0_CNTL_DEFAULT 0x00000000 |
| 2045 | #define mmVGT_GROUP_VECT_1_CNTL_DEFAULT 0x00000000 |
| 2046 | #define mmVGT_GROUP_VECT_0_FMT_CNTL_DEFAULT 0x00000000 |
| 2047 | #define mmVGT_GROUP_VECT_1_FMT_CNTL_DEFAULT 0x00000000 |
| 2048 | #define mmVGT_GS_MODE_DEFAULT 0x00000000 |
| 2049 | #define mmVGT_GS_ONCHIP_CNTL_DEFAULT 0x00000000 |
| 2050 | #define mmPA_SC_MODE_CNTL_0_DEFAULT 0x00000000 |
| 2051 | #define mmPA_SC_MODE_CNTL_1_DEFAULT 0x06000000 |
| 2052 | #define mmVGT_ENHANCE_DEFAULT 0x00000000 |
| 2053 | #define mmVGT_GS_PER_ES_DEFAULT 0x00000000 |
| 2054 | #define mmVGT_ES_PER_GS_DEFAULT 0x00000000 |
| 2055 | #define mmVGT_GS_PER_VS_DEFAULT 0x00000000 |
| 2056 | #define mmVGT_GSVS_RING_OFFSET_1_DEFAULT 0x00000000 |
| 2057 | #define mmVGT_GSVS_RING_OFFSET_2_DEFAULT 0x00000000 |
| 2058 | #define mmVGT_GSVS_RING_OFFSET_3_DEFAULT 0x00000000 |
| 2059 | #define mmVGT_GS_OUT_PRIM_TYPE_DEFAULT 0x00000000 |
| 2060 | #define mmIA_ENHANCE_DEFAULT 0x00000000 |
| 2061 | #define mmVGT_DMA_SIZE_DEFAULT 0x00000000 |
| 2062 | #define mmVGT_DMA_MAX_SIZE_DEFAULT 0x00000000 |
| 2063 | #define mmVGT_DMA_INDEX_TYPE_DEFAULT 0x00000000 |
| 2064 | #define mmWD_ENHANCE_DEFAULT 0x00000000 |
| 2065 | #define mmVGT_PRIMITIVEID_EN_DEFAULT 0x00000000 |
| 2066 | #define mmVGT_DMA_NUM_INSTANCES_DEFAULT 0x00000000 |
| 2067 | #define mmVGT_PRIMITIVEID_RESET_DEFAULT 0x00000000 |
| 2068 | #define mmVGT_EVENT_INITIATOR_DEFAULT 0x00000000 |
| 2069 | #define mmVGT_GS_MAX_PRIMS_PER_SUBGROUP_DEFAULT 0x00000000 |
| 2070 | #define mmVGT_DRAW_PAYLOAD_CNTL_DEFAULT 0x00000000 |
| 2071 | #define mmVGT_INSTANCE_STEP_RATE_0_DEFAULT 0x00000000 |
| 2072 | #define mmVGT_INSTANCE_STEP_RATE_1_DEFAULT 0x00000000 |
| 2073 | #define mmVGT_ESGS_RING_ITEMSIZE_DEFAULT 0x00000000 |
| 2074 | #define mmVGT_GSVS_RING_ITEMSIZE_DEFAULT 0x00000000 |
| 2075 | #define mmVGT_REUSE_OFF_DEFAULT 0x00000000 |
| 2076 | #define mmVGT_VTX_CNT_EN_DEFAULT 0x00000000 |
| 2077 | #define mmDB_HTILE_SURFACE_DEFAULT 0x00000000 |
| 2078 | #define mmDB_SRESULTS_COMPARE_STATE0_DEFAULT 0x00000000 |
| 2079 | #define mmDB_SRESULTS_COMPARE_STATE1_DEFAULT 0x00000000 |
| 2080 | #define mmDB_PRELOAD_CONTROL_DEFAULT 0x00000000 |
| 2081 | #define mmVGT_STRMOUT_BUFFER_SIZE_0_DEFAULT 0x00000000 |
| 2082 | #define mmVGT_STRMOUT_VTX_STRIDE_0_DEFAULT 0x00000000 |
| 2083 | #define mmVGT_STRMOUT_BUFFER_OFFSET_0_DEFAULT 0x00000000 |
| 2084 | #define mmVGT_STRMOUT_BUFFER_SIZE_1_DEFAULT 0x00000000 |
| 2085 | #define mmVGT_STRMOUT_VTX_STRIDE_1_DEFAULT 0x00000000 |
| 2086 | #define mmVGT_STRMOUT_BUFFER_OFFSET_1_DEFAULT 0x00000000 |
| 2087 | #define mmVGT_STRMOUT_BUFFER_SIZE_2_DEFAULT 0x00000000 |
| 2088 | #define mmVGT_STRMOUT_VTX_STRIDE_2_DEFAULT 0x00000000 |
| 2089 | #define mmVGT_STRMOUT_BUFFER_OFFSET_2_DEFAULT 0x00000000 |
| 2090 | #define mmVGT_STRMOUT_BUFFER_SIZE_3_DEFAULT 0x00000000 |
| 2091 | #define mmVGT_STRMOUT_VTX_STRIDE_3_DEFAULT 0x00000000 |
| 2092 | #define mmVGT_STRMOUT_BUFFER_OFFSET_3_DEFAULT 0x00000000 |
| 2093 | #define mmVGT_STRMOUT_DRAW_OPAQUE_OFFSET_DEFAULT 0x00000000 |
| 2094 | #define mmVGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE_DEFAULT 0x00000000 |
| 2095 | #define mmVGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE_DEFAULT 0x00000000 |
| 2096 | #define mmVGT_GS_MAX_VERT_OUT_DEFAULT 0x00000000 |
| 2097 | #define mmVGT_TESS_DISTRIBUTION_DEFAULT 0x00000000 |
| 2098 | #define mmVGT_SHADER_STAGES_EN_DEFAULT 0x00000000 |
| 2099 | #define mmVGT_LS_HS_CONFIG_DEFAULT 0x00000000 |
| 2100 | #define mmVGT_GS_VERT_ITEMSIZE_DEFAULT 0x00000000 |
| 2101 | #define mmVGT_GS_VERT_ITEMSIZE_1_DEFAULT 0x00000000 |
| 2102 | #define mmVGT_GS_VERT_ITEMSIZE_2_DEFAULT 0x00000000 |
| 2103 | #define mmVGT_GS_VERT_ITEMSIZE_3_DEFAULT 0x00000000 |
| 2104 | #define mmVGT_TF_PARAM_DEFAULT 0x00000000 |
| 2105 | #define mmDB_ALPHA_TO_MASK_DEFAULT 0x00000000 |
| 2106 | #define mmVGT_DISPATCH_DRAW_INDEX_DEFAULT 0x00000000 |
| 2107 | #define mmPA_SU_POLY_OFFSET_DB_FMT_CNTL_DEFAULT 0x00000000 |
| 2108 | #define mmPA_SU_POLY_OFFSET_CLAMP_DEFAULT 0x00000000 |
| 2109 | #define mmPA_SU_POLY_OFFSET_FRONT_SCALE_DEFAULT 0x00000000 |
| 2110 | #define mmPA_SU_POLY_OFFSET_FRONT_OFFSET_DEFAULT 0x00000000 |
| 2111 | #define mmPA_SU_POLY_OFFSET_BACK_SCALE_DEFAULT 0x00000000 |
| 2112 | #define mmPA_SU_POLY_OFFSET_BACK_OFFSET_DEFAULT 0x00000000 |
| 2113 | #define mmVGT_GS_INSTANCE_CNT_DEFAULT 0x00000000 |
| 2114 | #define mmVGT_STRMOUT_CONFIG_DEFAULT 0x00000000 |
| 2115 | #define mmVGT_STRMOUT_BUFFER_CONFIG_DEFAULT 0x00000000 |
| 2116 | #define mmVGT_DMA_EVENT_INITIATOR_DEFAULT 0x00000000 |
| 2117 | #define mmPA_SC_CENTROID_PRIORITY_0_DEFAULT 0x00000000 |
| 2118 | #define mmPA_SC_CENTROID_PRIORITY_1_DEFAULT 0x00000000 |
| 2119 | #define mmPA_SC_LINE_CNTL_DEFAULT 0x00000000 |
| 2120 | #define mmPA_SC_AA_CONFIG_DEFAULT 0x00000000 |
| 2121 | #define mmPA_SU_VTX_CNTL_DEFAULT 0x00000000 |
| 2122 | #define mmPA_CL_GB_VERT_CLIP_ADJ_DEFAULT 0x00000000 |
| 2123 | #define mmPA_CL_GB_VERT_DISC_ADJ_DEFAULT 0x00000000 |
| 2124 | #define mmPA_CL_GB_HORZ_CLIP_ADJ_DEFAULT 0x00000000 |
| 2125 | #define mmPA_CL_GB_HORZ_DISC_ADJ_DEFAULT 0x00000000 |
| 2126 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0_DEFAULT 0x00000000 |
| 2127 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1_DEFAULT 0x00000000 |
| 2128 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2_DEFAULT 0x00000000 |
| 2129 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3_DEFAULT 0x00000000 |
| 2130 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0_DEFAULT 0x00000000 |
| 2131 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1_DEFAULT 0x00000000 |
| 2132 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2_DEFAULT 0x00000000 |
| 2133 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3_DEFAULT 0x00000000 |
| 2134 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0_DEFAULT 0x00000000 |
| 2135 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1_DEFAULT 0x00000000 |
| 2136 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2_DEFAULT 0x00000000 |
| 2137 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3_DEFAULT 0x00000000 |
| 2138 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0_DEFAULT 0x00000000 |
| 2139 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1_DEFAULT 0x00000000 |
| 2140 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2_DEFAULT 0x00000000 |
| 2141 | #define mmPA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3_DEFAULT 0x00000000 |
| 2142 | #define mmPA_SC_AA_MASK_X0Y0_X1Y0_DEFAULT 0x00000000 |
| 2143 | #define mmPA_SC_AA_MASK_X0Y1_X1Y1_DEFAULT 0x00000000 |
| 2144 | #define mmPA_SC_SHADER_CONTROL_DEFAULT 0x00000000 |
| 2145 | #define mmPA_SC_BINNER_CNTL_0_DEFAULT 0x00000000 |
| 2146 | #define mmPA_SC_BINNER_CNTL_1_DEFAULT 0x00000000 |
| 2147 | #define mmPA_SC_CONSERVATIVE_RASTERIZATION_CNTL_DEFAULT 0x00000000 |
| 2148 | #define mmPA_SC_NGG_MODE_CNTL_DEFAULT 0x00000000 |
| 2149 | #define mmVGT_VERTEX_REUSE_BLOCK_CNTL_DEFAULT 0x00000000 |
| 2150 | #define mmVGT_OUT_DEALLOC_CNTL_DEFAULT 0x00000000 |
| 2151 | #define mmCB_COLOR0_BASE_DEFAULT 0x00000000 |
| 2152 | #define mmCB_COLOR0_BASE_EXT_DEFAULT 0x00000000 |
| 2153 | #define mmCB_COLOR0_ATTRIB2_DEFAULT 0x00000000 |
| 2154 | #define mmCB_COLOR0_VIEW_DEFAULT 0x00000000 |
| 2155 | #define mmCB_COLOR0_INFO_DEFAULT 0x00000000 |
| 2156 | #define mmCB_COLOR0_ATTRIB_DEFAULT 0x00000000 |
| 2157 | #define mmCB_COLOR0_DCC_CONTROL_DEFAULT 0x00000000 |
| 2158 | #define mmCB_COLOR0_CMASK_DEFAULT 0x00000000 |
| 2159 | #define mmCB_COLOR0_CMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2160 | #define mmCB_COLOR0_FMASK_DEFAULT 0x00000000 |
| 2161 | #define mmCB_COLOR0_FMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2162 | #define mmCB_COLOR0_CLEAR_WORD0_DEFAULT 0x00000000 |
| 2163 | #define mmCB_COLOR0_CLEAR_WORD1_DEFAULT 0x00000000 |
| 2164 | #define mmCB_COLOR0_DCC_BASE_DEFAULT 0x00000000 |
| 2165 | #define mmCB_COLOR0_DCC_BASE_EXT_DEFAULT 0x00000000 |
| 2166 | #define mmCB_COLOR1_BASE_DEFAULT 0x00000000 |
| 2167 | #define mmCB_COLOR1_BASE_EXT_DEFAULT 0x00000000 |
| 2168 | #define mmCB_COLOR1_ATTRIB2_DEFAULT 0x00000000 |
| 2169 | #define mmCB_COLOR1_VIEW_DEFAULT 0x00000000 |
| 2170 | #define mmCB_COLOR1_INFO_DEFAULT 0x00000000 |
| 2171 | #define mmCB_COLOR1_ATTRIB_DEFAULT 0x00000000 |
| 2172 | #define mmCB_COLOR1_DCC_CONTROL_DEFAULT 0x00000000 |
| 2173 | #define mmCB_COLOR1_CMASK_DEFAULT 0x00000000 |
| 2174 | #define mmCB_COLOR1_CMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2175 | #define mmCB_COLOR1_FMASK_DEFAULT 0x00000000 |
| 2176 | #define mmCB_COLOR1_FMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2177 | #define mmCB_COLOR1_CLEAR_WORD0_DEFAULT 0x00000000 |
| 2178 | #define mmCB_COLOR1_CLEAR_WORD1_DEFAULT 0x00000000 |
| 2179 | #define mmCB_COLOR1_DCC_BASE_DEFAULT 0x00000000 |
| 2180 | #define mmCB_COLOR1_DCC_BASE_EXT_DEFAULT 0x00000000 |
| 2181 | #define mmCB_COLOR2_BASE_DEFAULT 0x00000000 |
| 2182 | #define mmCB_COLOR2_BASE_EXT_DEFAULT 0x00000000 |
| 2183 | #define mmCB_COLOR2_ATTRIB2_DEFAULT 0x00000000 |
| 2184 | #define mmCB_COLOR2_VIEW_DEFAULT 0x00000000 |
| 2185 | #define mmCB_COLOR2_INFO_DEFAULT 0x00000000 |
| 2186 | #define mmCB_COLOR2_ATTRIB_DEFAULT 0x00000000 |
| 2187 | #define mmCB_COLOR2_DCC_CONTROL_DEFAULT 0x00000000 |
| 2188 | #define mmCB_COLOR2_CMASK_DEFAULT 0x00000000 |
| 2189 | #define mmCB_COLOR2_CMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2190 | #define mmCB_COLOR2_FMASK_DEFAULT 0x00000000 |
| 2191 | #define mmCB_COLOR2_FMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2192 | #define mmCB_COLOR2_CLEAR_WORD0_DEFAULT 0x00000000 |
| 2193 | #define mmCB_COLOR2_CLEAR_WORD1_DEFAULT 0x00000000 |
| 2194 | #define mmCB_COLOR2_DCC_BASE_DEFAULT 0x00000000 |
| 2195 | #define mmCB_COLOR2_DCC_BASE_EXT_DEFAULT 0x00000000 |
| 2196 | #define mmCB_COLOR3_BASE_DEFAULT 0x00000000 |
| 2197 | #define mmCB_COLOR3_BASE_EXT_DEFAULT 0x00000000 |
| 2198 | #define mmCB_COLOR3_ATTRIB2_DEFAULT 0x00000000 |
| 2199 | #define mmCB_COLOR3_VIEW_DEFAULT 0x00000000 |
| 2200 | #define mmCB_COLOR3_INFO_DEFAULT 0x00000000 |
| 2201 | #define mmCB_COLOR3_ATTRIB_DEFAULT 0x00000000 |
| 2202 | #define mmCB_COLOR3_DCC_CONTROL_DEFAULT 0x00000000 |
| 2203 | #define mmCB_COLOR3_CMASK_DEFAULT 0x00000000 |
| 2204 | #define mmCB_COLOR3_CMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2205 | #define mmCB_COLOR3_FMASK_DEFAULT 0x00000000 |
| 2206 | #define mmCB_COLOR3_FMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2207 | #define mmCB_COLOR3_CLEAR_WORD0_DEFAULT 0x00000000 |
| 2208 | #define mmCB_COLOR3_CLEAR_WORD1_DEFAULT 0x00000000 |
| 2209 | #define mmCB_COLOR3_DCC_BASE_DEFAULT 0x00000000 |
| 2210 | #define mmCB_COLOR3_DCC_BASE_EXT_DEFAULT 0x00000000 |
| 2211 | #define mmCB_COLOR4_BASE_DEFAULT 0x00000000 |
| 2212 | #define mmCB_COLOR4_BASE_EXT_DEFAULT 0x00000000 |
| 2213 | #define mmCB_COLOR4_ATTRIB2_DEFAULT 0x00000000 |
| 2214 | #define mmCB_COLOR4_VIEW_DEFAULT 0x00000000 |
| 2215 | #define mmCB_COLOR4_INFO_DEFAULT 0x00000000 |
| 2216 | #define mmCB_COLOR4_ATTRIB_DEFAULT 0x00000000 |
| 2217 | #define mmCB_COLOR4_DCC_CONTROL_DEFAULT 0x00000000 |
| 2218 | #define mmCB_COLOR4_CMASK_DEFAULT 0x00000000 |
| 2219 | #define mmCB_COLOR4_CMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2220 | #define mmCB_COLOR4_FMASK_DEFAULT 0x00000000 |
| 2221 | #define mmCB_COLOR4_FMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2222 | #define mmCB_COLOR4_CLEAR_WORD0_DEFAULT 0x00000000 |
| 2223 | #define mmCB_COLOR4_CLEAR_WORD1_DEFAULT 0x00000000 |
| 2224 | #define mmCB_COLOR4_DCC_BASE_DEFAULT 0x00000000 |
| 2225 | #define mmCB_COLOR4_DCC_BASE_EXT_DEFAULT 0x00000000 |
| 2226 | #define mmCB_COLOR5_BASE_DEFAULT 0x00000000 |
| 2227 | #define mmCB_COLOR5_BASE_EXT_DEFAULT 0x00000000 |
| 2228 | #define mmCB_COLOR5_ATTRIB2_DEFAULT 0x00000000 |
| 2229 | #define mmCB_COLOR5_VIEW_DEFAULT 0x00000000 |
| 2230 | #define mmCB_COLOR5_INFO_DEFAULT 0x00000000 |
| 2231 | #define mmCB_COLOR5_ATTRIB_DEFAULT 0x00000000 |
| 2232 | #define mmCB_COLOR5_DCC_CONTROL_DEFAULT 0x00000000 |
| 2233 | #define mmCB_COLOR5_CMASK_DEFAULT 0x00000000 |
| 2234 | #define mmCB_COLOR5_CMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2235 | #define mmCB_COLOR5_FMASK_DEFAULT 0x00000000 |
| 2236 | #define mmCB_COLOR5_FMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2237 | #define mmCB_COLOR5_CLEAR_WORD0_DEFAULT 0x00000000 |
| 2238 | #define mmCB_COLOR5_CLEAR_WORD1_DEFAULT 0x00000000 |
| 2239 | #define mmCB_COLOR5_DCC_BASE_DEFAULT 0x00000000 |
| 2240 | #define mmCB_COLOR5_DCC_BASE_EXT_DEFAULT 0x00000000 |
| 2241 | #define mmCB_COLOR6_BASE_DEFAULT 0x00000000 |
| 2242 | #define mmCB_COLOR6_BASE_EXT_DEFAULT 0x00000000 |
| 2243 | #define mmCB_COLOR6_ATTRIB2_DEFAULT 0x00000000 |
| 2244 | #define mmCB_COLOR6_VIEW_DEFAULT 0x00000000 |
| 2245 | #define mmCB_COLOR6_INFO_DEFAULT 0x00000000 |
| 2246 | #define mmCB_COLOR6_ATTRIB_DEFAULT 0x00000000 |
| 2247 | #define mmCB_COLOR6_DCC_CONTROL_DEFAULT 0x00000000 |
| 2248 | #define mmCB_COLOR6_CMASK_DEFAULT 0x00000000 |
| 2249 | #define mmCB_COLOR6_CMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2250 | #define mmCB_COLOR6_FMASK_DEFAULT 0x00000000 |
| 2251 | #define mmCB_COLOR6_FMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2252 | #define mmCB_COLOR6_CLEAR_WORD0_DEFAULT 0x00000000 |
| 2253 | #define mmCB_COLOR6_CLEAR_WORD1_DEFAULT 0x00000000 |
| 2254 | #define mmCB_COLOR6_DCC_BASE_DEFAULT 0x00000000 |
| 2255 | #define mmCB_COLOR6_DCC_BASE_EXT_DEFAULT 0x00000000 |
| 2256 | #define mmCB_COLOR7_BASE_DEFAULT 0x00000000 |
| 2257 | #define mmCB_COLOR7_BASE_EXT_DEFAULT 0x00000000 |
| 2258 | #define mmCB_COLOR7_ATTRIB2_DEFAULT 0x00000000 |
| 2259 | #define mmCB_COLOR7_VIEW_DEFAULT 0x00000000 |
| 2260 | #define mmCB_COLOR7_INFO_DEFAULT 0x00000000 |
| 2261 | #define mmCB_COLOR7_ATTRIB_DEFAULT 0x00000000 |
| 2262 | #define mmCB_COLOR7_DCC_CONTROL_DEFAULT 0x00000000 |
| 2263 | #define mmCB_COLOR7_CMASK_DEFAULT 0x00000000 |
| 2264 | #define mmCB_COLOR7_CMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2265 | #define mmCB_COLOR7_FMASK_DEFAULT 0x00000000 |
| 2266 | #define mmCB_COLOR7_FMASK_BASE_EXT_DEFAULT 0x00000000 |
| 2267 | #define mmCB_COLOR7_CLEAR_WORD0_DEFAULT 0x00000000 |
| 2268 | #define mmCB_COLOR7_CLEAR_WORD1_DEFAULT 0x00000000 |
| 2269 | #define mmCB_COLOR7_DCC_BASE_DEFAULT 0x00000000 |
| 2270 | #define mmCB_COLOR7_DCC_BASE_EXT_DEFAULT 0x00000000 |
| 2271 | |
| 2272 | |
| 2273 | // addressBlock: gc_gfxudec |
| 2274 | #define mmCP_EOP_DONE_ADDR_LO_DEFAULT 0x00000000 |
| 2275 | #define mmCP_EOP_DONE_ADDR_HI_DEFAULT 0x00000000 |
| 2276 | #define mmCP_EOP_DONE_DATA_LO_DEFAULT 0x00000000 |
| 2277 | #define mmCP_EOP_DONE_DATA_HI_DEFAULT 0x00000000 |
| 2278 | #define mmCP_EOP_LAST_FENCE_LO_DEFAULT 0x00000000 |
| 2279 | #define mmCP_EOP_LAST_FENCE_HI_DEFAULT 0x00000000 |
| 2280 | #define mmCP_STREAM_OUT_ADDR_LO_DEFAULT 0x00000000 |
| 2281 | #define mmCP_STREAM_OUT_ADDR_HI_DEFAULT 0x00000000 |
| 2282 | #define mmCP_NUM_PRIM_WRITTEN_COUNT0_LO_DEFAULT 0x00000000 |
| 2283 | #define mmCP_NUM_PRIM_WRITTEN_COUNT0_HI_DEFAULT 0x00000000 |
| 2284 | #define mmCP_NUM_PRIM_NEEDED_COUNT0_LO_DEFAULT 0x00000000 |
| 2285 | #define mmCP_NUM_PRIM_NEEDED_COUNT0_HI_DEFAULT 0x00000000 |
| 2286 | #define mmCP_NUM_PRIM_WRITTEN_COUNT1_LO_DEFAULT 0x00000000 |
| 2287 | #define mmCP_NUM_PRIM_WRITTEN_COUNT1_HI_DEFAULT 0x00000000 |
| 2288 | #define mmCP_NUM_PRIM_NEEDED_COUNT1_LO_DEFAULT 0x00000000 |
| 2289 | #define mmCP_NUM_PRIM_NEEDED_COUNT1_HI_DEFAULT 0x00000000 |
| 2290 | #define mmCP_NUM_PRIM_WRITTEN_COUNT2_LO_DEFAULT 0x00000000 |
| 2291 | #define mmCP_NUM_PRIM_WRITTEN_COUNT2_HI_DEFAULT 0x00000000 |
| 2292 | #define mmCP_NUM_PRIM_NEEDED_COUNT2_LO_DEFAULT 0x00000000 |
| 2293 | #define mmCP_NUM_PRIM_NEEDED_COUNT2_HI_DEFAULT 0x00000000 |
| 2294 | #define mmCP_NUM_PRIM_WRITTEN_COUNT3_LO_DEFAULT 0x00000000 |
| 2295 | #define mmCP_NUM_PRIM_WRITTEN_COUNT3_HI_DEFAULT 0x00000000 |
| 2296 | #define mmCP_NUM_PRIM_NEEDED_COUNT3_LO_DEFAULT 0x00000000 |
| 2297 | #define mmCP_NUM_PRIM_NEEDED_COUNT3_HI_DEFAULT 0x00000000 |
| 2298 | #define mmCP_PIPE_STATS_ADDR_LO_DEFAULT 0x00000000 |
| 2299 | #define mmCP_PIPE_STATS_ADDR_HI_DEFAULT 0x00000000 |
| 2300 | #define mmCP_VGT_IAVERT_COUNT_LO_DEFAULT 0x00000000 |
| 2301 | #define mmCP_VGT_IAVERT_COUNT_HI_DEFAULT 0x00000000 |
| 2302 | #define mmCP_VGT_IAPRIM_COUNT_LO_DEFAULT 0x00000000 |
| 2303 | #define mmCP_VGT_IAPRIM_COUNT_HI_DEFAULT 0x00000000 |
| 2304 | #define mmCP_VGT_GSPRIM_COUNT_LO_DEFAULT 0x00000000 |
| 2305 | #define mmCP_VGT_GSPRIM_COUNT_HI_DEFAULT 0x00000000 |
| 2306 | #define mmCP_VGT_VSINVOC_COUNT_LO_DEFAULT 0x00000000 |
| 2307 | #define mmCP_VGT_VSINVOC_COUNT_HI_DEFAULT 0x00000000 |
| 2308 | #define mmCP_VGT_GSINVOC_COUNT_LO_DEFAULT 0x00000000 |
| 2309 | #define mmCP_VGT_GSINVOC_COUNT_HI_DEFAULT 0x00000000 |
| 2310 | #define mmCP_VGT_HSINVOC_COUNT_LO_DEFAULT 0x00000000 |
| 2311 | #define mmCP_VGT_HSINVOC_COUNT_HI_DEFAULT 0x00000000 |
| 2312 | #define mmCP_VGT_DSINVOC_COUNT_LO_DEFAULT 0x00000000 |
| 2313 | #define mmCP_VGT_DSINVOC_COUNT_HI_DEFAULT 0x00000000 |
| 2314 | #define mmCP_PA_CINVOC_COUNT_LO_DEFAULT 0x00000000 |
| 2315 | #define mmCP_PA_CINVOC_COUNT_HI_DEFAULT 0x00000000 |
| 2316 | #define mmCP_PA_CPRIM_COUNT_LO_DEFAULT 0x00000000 |
| 2317 | #define mmCP_PA_CPRIM_COUNT_HI_DEFAULT 0x00000000 |
| 2318 | #define mmCP_SC_PSINVOC_COUNT0_LO_DEFAULT 0x00000000 |
| 2319 | #define mmCP_SC_PSINVOC_COUNT0_HI_DEFAULT 0x00000000 |
| 2320 | #define mmCP_SC_PSINVOC_COUNT1_LO_DEFAULT 0x00000000 |
| 2321 | #define mmCP_SC_PSINVOC_COUNT1_HI_DEFAULT 0x00000000 |
| 2322 | #define mmCP_VGT_CSINVOC_COUNT_LO_DEFAULT 0x00000000 |
| 2323 | #define mmCP_VGT_CSINVOC_COUNT_HI_DEFAULT 0x00000000 |
| 2324 | #define mmCP_PIPE_STATS_CONTROL_DEFAULT 0x00000000 |
| 2325 | #define mmCP_STREAM_OUT_CONTROL_DEFAULT 0x00000000 |
| 2326 | #define mmCP_STRMOUT_CNTL_DEFAULT 0x00000000 |
| 2327 | #define mmSCRATCH_REG0_DEFAULT 0x00000000 |
| 2328 | #define mmSCRATCH_REG1_DEFAULT 0x00000000 |
| 2329 | #define mmSCRATCH_REG2_DEFAULT 0x00000000 |
| 2330 | #define mmSCRATCH_REG3_DEFAULT 0x00000000 |
| 2331 | #define mmSCRATCH_REG4_DEFAULT 0x00000000 |
| 2332 | #define mmSCRATCH_REG5_DEFAULT 0x00000000 |
| 2333 | #define mmSCRATCH_REG6_DEFAULT 0x00000000 |
| 2334 | #define mmSCRATCH_REG7_DEFAULT 0x00000000 |
| 2335 | #define mmCP_APPEND_DATA_HI_DEFAULT 0x00000000 |
| 2336 | #define mmCP_APPEND_LAST_CS_FENCE_HI_DEFAULT 0x00000000 |
| 2337 | #define mmCP_APPEND_LAST_PS_FENCE_HI_DEFAULT 0x00000000 |
| 2338 | #define mmSCRATCH_UMSK_DEFAULT 0x00000000 |
| 2339 | #define mmSCRATCH_ADDR_DEFAULT 0x00000000 |
| 2340 | #define mmCP_PFP_ATOMIC_PREOP_LO_DEFAULT 0x00000000 |
| 2341 | #define mmCP_PFP_ATOMIC_PREOP_HI_DEFAULT 0x00000000 |
| 2342 | #define mmCP_PFP_GDS_ATOMIC0_PREOP_LO_DEFAULT 0x00000000 |
| 2343 | #define mmCP_PFP_GDS_ATOMIC0_PREOP_HI_DEFAULT 0x00000000 |
| 2344 | #define mmCP_PFP_GDS_ATOMIC1_PREOP_LO_DEFAULT 0x00000000 |
| 2345 | #define mmCP_PFP_GDS_ATOMIC1_PREOP_HI_DEFAULT 0x00000000 |
| 2346 | #define mmCP_APPEND_ADDR_LO_DEFAULT 0x00000000 |
| 2347 | #define mmCP_APPEND_ADDR_HI_DEFAULT 0x00000000 |
| 2348 | #define mmCP_APPEND_DATA_LO_DEFAULT 0x00000000 |
| 2349 | #define mmCP_APPEND_LAST_CS_FENCE_LO_DEFAULT 0x00000000 |
| 2350 | #define mmCP_APPEND_LAST_PS_FENCE_LO_DEFAULT 0x00000000 |
| 2351 | #define mmCP_ATOMIC_PREOP_LO_DEFAULT 0x00000000 |
| 2352 | #define mmCP_ME_ATOMIC_PREOP_LO_DEFAULT 0x00000000 |
| 2353 | #define mmCP_ATOMIC_PREOP_HI_DEFAULT 0x00000000 |
| 2354 | #define mmCP_ME_ATOMIC_PREOP_HI_DEFAULT 0x00000000 |
| 2355 | #define mmCP_GDS_ATOMIC0_PREOP_LO_DEFAULT 0x00000000 |
| 2356 | #define mmCP_ME_GDS_ATOMIC0_PREOP_LO_DEFAULT 0x00000000 |
| 2357 | #define mmCP_GDS_ATOMIC0_PREOP_HI_DEFAULT 0x00000000 |
| 2358 | #define mmCP_ME_GDS_ATOMIC0_PREOP_HI_DEFAULT 0x00000000 |
| 2359 | #define mmCP_GDS_ATOMIC1_PREOP_LO_DEFAULT 0x00000000 |
| 2360 | #define mmCP_ME_GDS_ATOMIC1_PREOP_LO_DEFAULT 0x00000000 |
| 2361 | #define mmCP_GDS_ATOMIC1_PREOP_HI_DEFAULT 0x00000000 |
| 2362 | #define mmCP_ME_GDS_ATOMIC1_PREOP_HI_DEFAULT 0x00000000 |
| 2363 | #define mmCP_ME_MC_WADDR_LO_DEFAULT 0x00000000 |
| 2364 | #define mmCP_ME_MC_WADDR_HI_DEFAULT 0x00000000 |
| 2365 | #define mmCP_ME_MC_WDATA_LO_DEFAULT 0x00000000 |
| 2366 | #define mmCP_ME_MC_WDATA_HI_DEFAULT 0x00000000 |
| 2367 | #define mmCP_ME_MC_RADDR_LO_DEFAULT 0x00000000 |
| 2368 | #define mmCP_ME_MC_RADDR_HI_DEFAULT 0x00000000 |
| 2369 | #define mmCP_SEM_WAIT_TIMER_DEFAULT 0x00000000 |
| 2370 | #define mmCP_SIG_SEM_ADDR_LO_DEFAULT 0x00000000 |
| 2371 | #define mmCP_SIG_SEM_ADDR_HI_DEFAULT 0x00000000 |
| 2372 | #define mmCP_WAIT_REG_MEM_TIMEOUT_DEFAULT 0x00000000 |
| 2373 | #define mmCP_WAIT_SEM_ADDR_LO_DEFAULT 0x00000000 |
| 2374 | #define mmCP_WAIT_SEM_ADDR_HI_DEFAULT 0x00000000 |
| 2375 | #define mmCP_DMA_PFP_CONTROL_DEFAULT 0x00000000 |
| 2376 | #define mmCP_DMA_ME_CONTROL_DEFAULT 0x00000000 |
| 2377 | #define mmCP_COHER_BASE_HI_DEFAULT 0x00000000 |
| 2378 | #define mmCP_COHER_START_DELAY_DEFAULT 0x00000020 |
| 2379 | #define mmCP_COHER_CNTL_DEFAULT 0x00000000 |
| 2380 | #define mmCP_COHER_SIZE_DEFAULT 0x00000000 |
| 2381 | #define mmCP_COHER_BASE_DEFAULT 0x00000000 |
| 2382 | #define mmCP_COHER_STATUS_DEFAULT 0x00000000 |
| 2383 | #define mmCP_DMA_ME_SRC_ADDR_DEFAULT 0x00000000 |
| 2384 | #define mmCP_DMA_ME_SRC_ADDR_HI_DEFAULT 0x00000000 |
| 2385 | #define mmCP_DMA_ME_DST_ADDR_DEFAULT 0x00000000 |
| 2386 | #define mmCP_DMA_ME_DST_ADDR_HI_DEFAULT 0x00000000 |
| 2387 | #define mmCP_DMA_ME_COMMAND_DEFAULT 0x00000000 |
| 2388 | #define mmCP_DMA_PFP_SRC_ADDR_DEFAULT 0x00000000 |
| 2389 | #define mmCP_DMA_PFP_SRC_ADDR_HI_DEFAULT 0x00000000 |
| 2390 | #define mmCP_DMA_PFP_DST_ADDR_DEFAULT 0x00000000 |
| 2391 | #define mmCP_DMA_PFP_DST_ADDR_HI_DEFAULT 0x00000000 |
| 2392 | #define mmCP_DMA_PFP_COMMAND_DEFAULT 0x00000000 |
| 2393 | #define mmCP_DMA_CNTL_DEFAULT 0x00080030 |
| 2394 | #define mmCP_DMA_READ_TAGS_DEFAULT 0x00000000 |
| 2395 | #define mmCP_COHER_SIZE_HI_DEFAULT 0x00000000 |
| 2396 | #define mmCP_PFP_IB_CONTROL_DEFAULT 0x00000000 |
| 2397 | #define mmCP_PFP_LOAD_CONTROL_DEFAULT 0x00000000 |
| 2398 | #define mmCP_SCRATCH_INDEX_DEFAULT 0x00000000 |
| 2399 | #define mmCP_SCRATCH_DATA_DEFAULT 0x00000000 |
| 2400 | #define mmCP_RB_OFFSET_DEFAULT 0x00000000 |
| 2401 | #define mmCP_IB1_OFFSET_DEFAULT 0x00000000 |
| 2402 | #define mmCP_IB2_OFFSET_DEFAULT 0x00000000 |
| 2403 | #define mmCP_IB1_PREAMBLE_BEGIN_DEFAULT 0x00000000 |
| 2404 | #define mmCP_IB1_PREAMBLE_END_DEFAULT 0x00000000 |
| 2405 | #define mmCP_IB2_PREAMBLE_BEGIN_DEFAULT 0x00000000 |
| 2406 | #define mmCP_IB2_PREAMBLE_END_DEFAULT 0x00000000 |
| 2407 | #define mmCP_CE_IB1_OFFSET_DEFAULT 0x00000000 |
| 2408 | #define mmCP_CE_IB2_OFFSET_DEFAULT 0x00000000 |
| 2409 | #define mmCP_CE_COUNTER_DEFAULT 0x00000000 |
| 2410 | #define mmCP_CE_RB_OFFSET_DEFAULT 0x00000000 |
| 2411 | #define mmCP_CE_INIT_CMD_BUFSZ_DEFAULT 0x00000000 |
| 2412 | #define mmCP_CE_IB1_CMD_BUFSZ_DEFAULT 0x00000000 |
| 2413 | #define mmCP_CE_IB2_CMD_BUFSZ_DEFAULT 0x00000000 |
| 2414 | #define mmCP_IB1_CMD_BUFSZ_DEFAULT 0x00000000 |
| 2415 | #define mmCP_IB2_CMD_BUFSZ_DEFAULT 0x00000000 |
| 2416 | #define mmCP_ST_CMD_BUFSZ_DEFAULT 0x00000000 |
| 2417 | #define mmCP_CE_INIT_BASE_LO_DEFAULT 0x00000000 |
| 2418 | #define mmCP_CE_INIT_BASE_HI_DEFAULT 0x00000000 |
| 2419 | #define mmCP_CE_INIT_BUFSZ_DEFAULT 0x00000000 |
| 2420 | #define mmCP_CE_IB1_BASE_LO_DEFAULT 0x00000000 |
| 2421 | #define mmCP_CE_IB1_BASE_HI_DEFAULT 0x00000000 |
| 2422 | #define mmCP_CE_IB1_BUFSZ_DEFAULT 0x00000000 |
| 2423 | #define mmCP_CE_IB2_BASE_LO_DEFAULT 0x00000000 |
| 2424 | #define mmCP_CE_IB2_BASE_HI_DEFAULT 0x00000000 |
| 2425 | #define mmCP_CE_IB2_BUFSZ_DEFAULT 0x00000000 |
| 2426 | #define mmCP_IB1_BASE_LO_DEFAULT 0x00000000 |
| 2427 | #define mmCP_IB1_BASE_HI_DEFAULT 0x00000000 |
| 2428 | #define mmCP_IB1_BUFSZ_DEFAULT 0x00000000 |
| 2429 | #define mmCP_IB2_BASE_LO_DEFAULT 0x00000000 |
| 2430 | #define mmCP_IB2_BASE_HI_DEFAULT 0x00000000 |
| 2431 | #define mmCP_IB2_BUFSZ_DEFAULT 0x00000000 |
| 2432 | #define mmCP_ST_BASE_LO_DEFAULT 0x00000000 |
| 2433 | #define mmCP_ST_BASE_HI_DEFAULT 0x00000000 |
| 2434 | #define mmCP_ST_BUFSZ_DEFAULT 0x00000000 |
| 2435 | #define mmCP_EOP_DONE_EVENT_CNTL_DEFAULT 0x00000000 |
| 2436 | #define mmCP_EOP_DONE_DATA_CNTL_DEFAULT 0x00000000 |
| 2437 | #define mmCP_EOP_DONE_CNTX_ID_DEFAULT 0x00000000 |
| 2438 | #define mmCP_PFP_COMPLETION_STATUS_DEFAULT 0x00000000 |
| 2439 | #define mmCP_CE_COMPLETION_STATUS_DEFAULT 0x00000000 |
| 2440 | #define mmCP_PRED_NOT_VISIBLE_DEFAULT 0x00000000 |
| 2441 | #define mmCP_PFP_METADATA_BASE_ADDR_DEFAULT 0x00000000 |
| 2442 | #define mmCP_PFP_METADATA_BASE_ADDR_HI_DEFAULT 0x00000000 |
| 2443 | #define mmCP_CE_METADATA_BASE_ADDR_DEFAULT 0x00000000 |
| 2444 | #define mmCP_CE_METADATA_BASE_ADDR_HI_DEFAULT 0x00000000 |
| 2445 | #define mmCP_DRAW_INDX_INDR_ADDR_DEFAULT 0x00000000 |
| 2446 | #define mmCP_DRAW_INDX_INDR_ADDR_HI_DEFAULT 0x00000000 |
| 2447 | #define mmCP_DISPATCH_INDR_ADDR_DEFAULT 0x00000000 |
| 2448 | #define mmCP_DISPATCH_INDR_ADDR_HI_DEFAULT 0x00000000 |
| 2449 | #define mmCP_INDEX_BASE_ADDR_DEFAULT 0x00000000 |
| 2450 | #define mmCP_INDEX_BASE_ADDR_HI_DEFAULT 0x00000000 |
| 2451 | #define mmCP_INDEX_TYPE_DEFAULT 0x00000000 |
| 2452 | #define mmCP_GDS_BKUP_ADDR_DEFAULT 0x00000000 |
| 2453 | #define mmCP_GDS_BKUP_ADDR_HI_DEFAULT 0x00000000 |
| 2454 | #define mmCP_SAMPLE_STATUS_DEFAULT 0x00000000 |
| 2455 | #define mmCP_ME_COHER_CNTL_DEFAULT 0x00000000 |
| 2456 | #define mmCP_ME_COHER_SIZE_DEFAULT 0x00000000 |
| 2457 | #define mmCP_ME_COHER_SIZE_HI_DEFAULT 0x00000000 |
| 2458 | #define mmCP_ME_COHER_BASE_DEFAULT 0x00000000 |
| 2459 | #define mmCP_ME_COHER_BASE_HI_DEFAULT 0x00000000 |
| 2460 | #define mmCP_ME_COHER_STATUS_DEFAULT 0x00000000 |
| 2461 | #define mmRLC_GPM_PERF_COUNT_0_DEFAULT 0x00000000 |
| 2462 | #define mmRLC_GPM_PERF_COUNT_1_DEFAULT 0x00000000 |
| 2463 | #define mmGRBM_GFX_INDEX_DEFAULT 0xe0000000 |
| 2464 | #define mmVGT_GSVS_RING_SIZE_DEFAULT 0x00000000 |
| 2465 | #define mmVGT_PRIMITIVE_TYPE_DEFAULT 0x00000000 |
| 2466 | #define mmVGT_INDEX_TYPE_DEFAULT 0x00000000 |
| 2467 | #define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_0_DEFAULT 0x00000000 |
| 2468 | #define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_1_DEFAULT 0x00000000 |
| 2469 | #define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_2_DEFAULT 0x00000000 |
| 2470 | #define mmVGT_STRMOUT_BUFFER_FILLED_SIZE_3_DEFAULT 0x00000000 |
| 2471 | #define mmVGT_MAX_VTX_INDX_DEFAULT 0x00000000 |
| 2472 | #define mmVGT_MIN_VTX_INDX_DEFAULT 0x00000000 |
| 2473 | #define mmVGT_INDX_OFFSET_DEFAULT 0x00000000 |
| 2474 | #define mmVGT_MULTI_PRIM_IB_RESET_EN_DEFAULT 0x00000000 |
| 2475 | #define mmVGT_NUM_INDICES_DEFAULT 0x00000000 |
| 2476 | #define mmVGT_NUM_INSTANCES_DEFAULT 0x00000000 |
| 2477 | #define mmVGT_TF_RING_SIZE_DEFAULT 0x00002000 |
| 2478 | #define mmVGT_HS_OFFCHIP_PARAM_DEFAULT 0x00000000 |
| 2479 | #define mmVGT_TF_MEMORY_BASE_DEFAULT 0x00000000 |
| 2480 | #define mmVGT_TF_MEMORY_BASE_HI_DEFAULT 0x00000000 |
| 2481 | #define mmWD_POS_BUF_BASE_DEFAULT 0x00000000 |
| 2482 | #define mmWD_POS_BUF_BASE_HI_DEFAULT 0x00000000 |
| 2483 | #define mmWD_CNTL_SB_BUF_BASE_DEFAULT 0x00000000 |
| 2484 | #define mmWD_CNTL_SB_BUF_BASE_HI_DEFAULT 0x00000000 |
| 2485 | #define mmWD_INDEX_BUF_BASE_DEFAULT 0x00000000 |
| 2486 | #define mmWD_INDEX_BUF_BASE_HI_DEFAULT 0x00000000 |
| 2487 | #define mmIA_MULTI_VGT_PARAM_DEFAULT 0x006000ff |
| 2488 | #define mmVGT_INSTANCE_BASE_ID_DEFAULT 0x00000000 |
| 2489 | #define mmPA_SU_LINE_STIPPLE_VALUE_DEFAULT 0x00000000 |
| 2490 | #define mmPA_SC_LINE_STIPPLE_STATE_DEFAULT 0x00000000 |
| 2491 | #define mmPA_SC_SCREEN_EXTENT_MIN_0_DEFAULT 0x7fff7fff |
| 2492 | #define mmPA_SC_SCREEN_EXTENT_MAX_0_DEFAULT 0x80008000 |
| 2493 | #define mmPA_SC_SCREEN_EXTENT_MIN_1_DEFAULT 0x7fff7fff |
| 2494 | #define mmPA_SC_SCREEN_EXTENT_MAX_1_DEFAULT 0x80008000 |
| 2495 | #define mmPA_SC_P3D_TRAP_SCREEN_HV_EN_DEFAULT 0x00000000 |
| 2496 | #define mmPA_SC_P3D_TRAP_SCREEN_H_DEFAULT 0x00000000 |
| 2497 | #define mmPA_SC_P3D_TRAP_SCREEN_V_DEFAULT 0x00000000 |
| 2498 | #define mmPA_SC_P3D_TRAP_SCREEN_OCCURRENCE_DEFAULT 0x00000000 |
| 2499 | #define mmPA_SC_P3D_TRAP_SCREEN_COUNT_DEFAULT 0x00000000 |
| 2500 | #define mmPA_SC_HP3D_TRAP_SCREEN_HV_EN_DEFAULT 0x00000000 |
| 2501 | #define mmPA_SC_HP3D_TRAP_SCREEN_H_DEFAULT 0x00000000 |
| 2502 | #define mmPA_SC_HP3D_TRAP_SCREEN_V_DEFAULT 0x00000000 |
| 2503 | #define mmPA_SC_HP3D_TRAP_SCREEN_OCCURRENCE_DEFAULT 0x00000000 |
| 2504 | #define mmPA_SC_HP3D_TRAP_SCREEN_COUNT_DEFAULT 0x00000000 |
| 2505 | #define mmPA_SC_TRAP_SCREEN_HV_EN_DEFAULT 0x00000000 |
| 2506 | #define mmPA_SC_TRAP_SCREEN_H_DEFAULT 0x00000000 |
| 2507 | #define mmPA_SC_TRAP_SCREEN_V_DEFAULT 0x00000000 |
| 2508 | #define mmPA_SC_TRAP_SCREEN_OCCURRENCE_DEFAULT 0x00000000 |
| 2509 | #define mmPA_SC_TRAP_SCREEN_COUNT_DEFAULT 0x00000000 |
| 2510 | #define mmSQ_THREAD_TRACE_BASE_DEFAULT 0x00000000 |
| 2511 | #define mmSQ_THREAD_TRACE_SIZE_DEFAULT 0x00000000 |
| 2512 | #define mmSQ_THREAD_TRACE_MASK_DEFAULT 0x0000cf80 |
| 2513 | #define mmSQ_THREAD_TRACE_TOKEN_MASK_DEFAULT 0x00ffffff |
| 2514 | #define mmSQ_THREAD_TRACE_PERF_MASK_DEFAULT 0xffffffff |
| 2515 | #define mmSQ_THREAD_TRACE_CTRL_DEFAULT 0x00000000 |
| 2516 | #define mmSQ_THREAD_TRACE_MODE_DEFAULT 0x02049249 |
| 2517 | #define mmSQ_THREAD_TRACE_BASE2_DEFAULT 0x00000000 |
| 2518 | #define mmSQ_THREAD_TRACE_TOKEN_MASK2_DEFAULT 0xffffffff |
| 2519 | #define mmSQ_THREAD_TRACE_WPTR_DEFAULT 0x00000000 |
| 2520 | #define mmSQ_THREAD_TRACE_STATUS_DEFAULT 0x00000000 |
| 2521 | #define mmSQ_THREAD_TRACE_HIWATER_DEFAULT 0x00000000 |
| 2522 | #define mmSQ_THREAD_TRACE_CNTR_DEFAULT 0x00000000 |
| 2523 | #define mmSQ_THREAD_TRACE_USERDATA_0_DEFAULT 0x00000000 |
| 2524 | #define mmSQ_THREAD_TRACE_USERDATA_1_DEFAULT 0x00000000 |
| 2525 | #define mmSQ_THREAD_TRACE_USERDATA_2_DEFAULT 0x00000000 |
| 2526 | #define mmSQ_THREAD_TRACE_USERDATA_3_DEFAULT 0x00000000 |
| 2527 | #define mmSQC_CACHES_DEFAULT 0x00000000 |
| 2528 | #define mmSQC_WRITEBACK_DEFAULT 0x00000000 |
| 2529 | #define mmTA_CS_BC_BASE_ADDR_DEFAULT 0x00000000 |
| 2530 | #define mmTA_CS_BC_BASE_ADDR_HI_DEFAULT 0x00000000 |
| 2531 | #define mmDB_OCCLUSION_COUNT0_LOW_DEFAULT 0x00000000 |
| 2532 | #define mmDB_OCCLUSION_COUNT0_HI_DEFAULT 0x00000000 |
| 2533 | #define mmDB_OCCLUSION_COUNT1_LOW_DEFAULT 0x00000000 |
| 2534 | #define mmDB_OCCLUSION_COUNT1_HI_DEFAULT 0x00000000 |
| 2535 | #define mmDB_OCCLUSION_COUNT2_LOW_DEFAULT 0x00000000 |
| 2536 | #define mmDB_OCCLUSION_COUNT2_HI_DEFAULT 0x00000000 |
| 2537 | #define mmDB_OCCLUSION_COUNT3_LOW_DEFAULT 0x00000000 |
| 2538 | #define mmDB_OCCLUSION_COUNT3_HI_DEFAULT 0x00000000 |
| 2539 | #define mmDB_ZPASS_COUNT_LOW_DEFAULT 0x00000000 |
| 2540 | #define mmDB_ZPASS_COUNT_HI_DEFAULT 0x00000000 |
| 2541 | #define mmGDS_RD_ADDR_DEFAULT 0x00000000 |
| 2542 | #define mmGDS_RD_DATA_DEFAULT 0x00000000 |
| 2543 | #define mmGDS_RD_BURST_ADDR_DEFAULT 0x00000000 |
| 2544 | #define mmGDS_RD_BURST_COUNT_DEFAULT 0x00000000 |
| 2545 | #define mmGDS_RD_BURST_DATA_DEFAULT 0x00000000 |
| 2546 | #define mmGDS_WR_ADDR_DEFAULT 0x00000000 |
| 2547 | #define mmGDS_WR_DATA_DEFAULT 0x00000000 |
| 2548 | #define mmGDS_WR_BURST_ADDR_DEFAULT 0x00000000 |
| 2549 | #define mmGDS_WR_BURST_DATA_DEFAULT 0x00000000 |
| 2550 | #define mmGDS_WRITE_COMPLETE_DEFAULT 0x00000000 |
| 2551 | #define mmGDS_ATOM_CNTL_DEFAULT 0x00000000 |
| 2552 | #define mmGDS_ATOM_COMPLETE_DEFAULT 0x00000001 |
| 2553 | #define mmGDS_ATOM_BASE_DEFAULT 0x00000000 |
| 2554 | #define mmGDS_ATOM_SIZE_DEFAULT 0x00000000 |
| 2555 | #define mmGDS_ATOM_OFFSET0_DEFAULT 0x00000000 |
| 2556 | #define mmGDS_ATOM_OFFSET1_DEFAULT 0x00000000 |
| 2557 | #define mmGDS_ATOM_DST_DEFAULT 0x00000000 |
| 2558 | #define mmGDS_ATOM_OP_DEFAULT 0x00000000 |
| 2559 | #define mmGDS_ATOM_SRC0_DEFAULT 0x00000000 |
| 2560 | #define mmGDS_ATOM_SRC0_U_DEFAULT 0x00000000 |
| 2561 | #define mmGDS_ATOM_SRC1_DEFAULT 0x00000000 |
| 2562 | #define mmGDS_ATOM_SRC1_U_DEFAULT 0x00000000 |
| 2563 | #define mmGDS_ATOM_READ0_DEFAULT 0x00000000 |
| 2564 | #define mmGDS_ATOM_READ0_U_DEFAULT 0x00000000 |
| 2565 | #define mmGDS_ATOM_READ1_DEFAULT 0x00000000 |
| 2566 | #define mmGDS_ATOM_READ1_U_DEFAULT 0x00000000 |
| 2567 | #define mmGDS_GWS_RESOURCE_CNTL_DEFAULT 0x00000000 |
| 2568 | #define mmGDS_GWS_RESOURCE_DEFAULT 0x00000000 |
| 2569 | #define mmGDS_GWS_RESOURCE_CNT_DEFAULT 0x00000000 |
| 2570 | #define mmGDS_OA_CNTL_DEFAULT 0x00000000 |
| 2571 | #define mmGDS_OA_COUNTER_DEFAULT 0x00000000 |
| 2572 | #define mmGDS_OA_ADDRESS_DEFAULT 0x00000000 |
| 2573 | #define mmGDS_OA_INCDEC_DEFAULT 0x00000000 |
| 2574 | #define mmGDS_OA_RING_SIZE_DEFAULT 0x00000000 |
| 2575 | #define mmSPI_CONFIG_CNTL_DEFAULT 0x0062c688 |
| 2576 | #define mmSPI_CONFIG_CNTL_1_DEFAULT 0x01000106 |
| 2577 | #define mmSPI_CONFIG_CNTL_2_DEFAULT 0x00000011 |
| 2578 | |
| 2579 | |
| 2580 | // addressBlock: gc_perfddec |
| 2581 | #define mmCPG_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2582 | #define mmCPG_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2583 | #define mmCPG_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2584 | #define mmCPG_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2585 | #define mmCPC_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2586 | #define mmCPC_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2587 | #define mmCPC_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2588 | #define mmCPC_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2589 | #define mmCPF_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2590 | #define mmCPF_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2591 | #define mmCPF_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2592 | #define mmCPF_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2593 | #define mmCPF_LATENCY_STATS_DATA_DEFAULT 0x00000000 |
| 2594 | #define mmCPG_LATENCY_STATS_DATA_DEFAULT 0x00000000 |
| 2595 | #define mmCPC_LATENCY_STATS_DATA_DEFAULT 0x00000000 |
| 2596 | #define mmGRBM_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2597 | #define mmGRBM_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2598 | #define mmGRBM_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2599 | #define mmGRBM_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2600 | #define mmGRBM_SE0_PERFCOUNTER_LO_DEFAULT 0x00000000 |
| 2601 | #define mmGRBM_SE0_PERFCOUNTER_HI_DEFAULT 0x00000000 |
| 2602 | #define mmGRBM_SE1_PERFCOUNTER_LO_DEFAULT 0x00000000 |
| 2603 | #define mmGRBM_SE1_PERFCOUNTER_HI_DEFAULT 0x00000000 |
| 2604 | #define mmGRBM_SE2_PERFCOUNTER_LO_DEFAULT 0x00000000 |
| 2605 | #define mmGRBM_SE2_PERFCOUNTER_HI_DEFAULT 0x00000000 |
| 2606 | #define mmGRBM_SE3_PERFCOUNTER_LO_DEFAULT 0x00000000 |
| 2607 | #define mmGRBM_SE3_PERFCOUNTER_HI_DEFAULT 0x00000000 |
| 2608 | #define mmWD_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2609 | #define mmWD_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2610 | #define mmWD_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2611 | #define mmWD_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2612 | #define mmWD_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2613 | #define mmWD_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2614 | #define mmWD_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2615 | #define mmWD_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2616 | #define mmIA_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2617 | #define mmIA_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2618 | #define mmIA_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2619 | #define mmIA_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2620 | #define mmIA_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2621 | #define mmIA_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2622 | #define mmIA_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2623 | #define mmIA_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2624 | #define mmVGT_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2625 | #define mmVGT_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2626 | #define mmVGT_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2627 | #define mmVGT_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2628 | #define mmVGT_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2629 | #define mmVGT_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2630 | #define mmVGT_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2631 | #define mmVGT_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2632 | #define mmPA_SU_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2633 | #define mmPA_SU_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2634 | #define mmPA_SU_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2635 | #define mmPA_SU_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2636 | #define mmPA_SU_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2637 | #define mmPA_SU_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2638 | #define mmPA_SU_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2639 | #define mmPA_SU_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2640 | #define mmPA_SC_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2641 | #define mmPA_SC_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2642 | #define mmPA_SC_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2643 | #define mmPA_SC_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2644 | #define mmPA_SC_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2645 | #define mmPA_SC_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2646 | #define mmPA_SC_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2647 | #define mmPA_SC_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2648 | #define mmPA_SC_PERFCOUNTER4_LO_DEFAULT 0x00000000 |
| 2649 | #define mmPA_SC_PERFCOUNTER4_HI_DEFAULT 0x00000000 |
| 2650 | #define mmPA_SC_PERFCOUNTER5_LO_DEFAULT 0x00000000 |
| 2651 | #define mmPA_SC_PERFCOUNTER5_HI_DEFAULT 0x00000000 |
| 2652 | #define mmPA_SC_PERFCOUNTER6_LO_DEFAULT 0x00000000 |
| 2653 | #define mmPA_SC_PERFCOUNTER6_HI_DEFAULT 0x00000000 |
| 2654 | #define mmPA_SC_PERFCOUNTER7_LO_DEFAULT 0x00000000 |
| 2655 | #define mmPA_SC_PERFCOUNTER7_HI_DEFAULT 0x00000000 |
| 2656 | #define mmSPI_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2657 | #define mmSPI_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2658 | #define mmSPI_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2659 | #define mmSPI_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2660 | #define mmSPI_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2661 | #define mmSPI_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2662 | #define mmSPI_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2663 | #define mmSPI_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2664 | #define mmSPI_PERFCOUNTER4_HI_DEFAULT 0x00000000 |
| 2665 | #define mmSPI_PERFCOUNTER4_LO_DEFAULT 0x00000000 |
| 2666 | #define mmSPI_PERFCOUNTER5_HI_DEFAULT 0x00000000 |
| 2667 | #define mmSPI_PERFCOUNTER5_LO_DEFAULT 0x00000000 |
| 2668 | #define mmSQ_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2669 | #define mmSQ_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2670 | #define mmSQ_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2671 | #define mmSQ_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2672 | #define mmSQ_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2673 | #define mmSQ_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2674 | #define mmSQ_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2675 | #define mmSQ_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2676 | #define mmSQ_PERFCOUNTER4_LO_DEFAULT 0x00000000 |
| 2677 | #define mmSQ_PERFCOUNTER4_HI_DEFAULT 0x00000000 |
| 2678 | #define mmSQ_PERFCOUNTER5_LO_DEFAULT 0x00000000 |
| 2679 | #define mmSQ_PERFCOUNTER5_HI_DEFAULT 0x00000000 |
| 2680 | #define mmSQ_PERFCOUNTER6_LO_DEFAULT 0x00000000 |
| 2681 | #define mmSQ_PERFCOUNTER6_HI_DEFAULT 0x00000000 |
| 2682 | #define mmSQ_PERFCOUNTER7_LO_DEFAULT 0x00000000 |
| 2683 | #define mmSQ_PERFCOUNTER7_HI_DEFAULT 0x00000000 |
| 2684 | #define mmSQ_PERFCOUNTER8_LO_DEFAULT 0x00000000 |
| 2685 | #define mmSQ_PERFCOUNTER8_HI_DEFAULT 0x00000000 |
| 2686 | #define mmSQ_PERFCOUNTER9_LO_DEFAULT 0x00000000 |
| 2687 | #define mmSQ_PERFCOUNTER9_HI_DEFAULT 0x00000000 |
| 2688 | #define mmSQ_PERFCOUNTER10_LO_DEFAULT 0x00000000 |
| 2689 | #define mmSQ_PERFCOUNTER10_HI_DEFAULT 0x00000000 |
| 2690 | #define mmSQ_PERFCOUNTER11_LO_DEFAULT 0x00000000 |
| 2691 | #define mmSQ_PERFCOUNTER11_HI_DEFAULT 0x00000000 |
| 2692 | #define mmSQ_PERFCOUNTER12_LO_DEFAULT 0x00000000 |
| 2693 | #define mmSQ_PERFCOUNTER12_HI_DEFAULT 0x00000000 |
| 2694 | #define mmSQ_PERFCOUNTER13_LO_DEFAULT 0x00000000 |
| 2695 | #define mmSQ_PERFCOUNTER13_HI_DEFAULT 0x00000000 |
| 2696 | #define mmSQ_PERFCOUNTER14_LO_DEFAULT 0x00000000 |
| 2697 | #define mmSQ_PERFCOUNTER14_HI_DEFAULT 0x00000000 |
| 2698 | #define mmSQ_PERFCOUNTER15_LO_DEFAULT 0x00000000 |
| 2699 | #define mmSQ_PERFCOUNTER15_HI_DEFAULT 0x00000000 |
| 2700 | #define mmSX_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2701 | #define mmSX_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2702 | #define mmSX_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2703 | #define mmSX_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2704 | #define mmSX_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2705 | #define mmSX_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2706 | #define mmSX_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2707 | #define mmSX_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2708 | #define mmGDS_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2709 | #define mmGDS_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2710 | #define mmGDS_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2711 | #define mmGDS_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2712 | #define mmGDS_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2713 | #define mmGDS_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2714 | #define mmGDS_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2715 | #define mmGDS_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2716 | #define mmTA_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2717 | #define mmTA_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2718 | #define mmTA_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2719 | #define mmTA_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2720 | #define mmTD_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2721 | #define mmTD_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2722 | #define mmTD_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2723 | #define mmTD_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2724 | #define mmTCP_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2725 | #define mmTCP_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2726 | #define mmTCP_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2727 | #define mmTCP_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2728 | #define mmTCP_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2729 | #define mmTCP_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2730 | #define mmTCP_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2731 | #define mmTCP_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2732 | #define mmTCC_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2733 | #define mmTCC_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2734 | #define mmTCC_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2735 | #define mmTCC_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2736 | #define mmTCC_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2737 | #define mmTCC_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2738 | #define mmTCC_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2739 | #define mmTCC_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2740 | #define mmTCA_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2741 | #define mmTCA_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2742 | #define mmTCA_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2743 | #define mmTCA_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2744 | #define mmTCA_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2745 | #define mmTCA_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2746 | #define mmTCA_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2747 | #define mmTCA_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2748 | #define mmCB_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2749 | #define mmCB_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2750 | #define mmCB_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2751 | #define mmCB_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2752 | #define mmCB_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2753 | #define mmCB_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2754 | #define mmCB_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2755 | #define mmCB_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2756 | #define mmDB_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2757 | #define mmDB_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2758 | #define mmDB_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2759 | #define mmDB_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2760 | #define mmDB_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2761 | #define mmDB_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2762 | #define mmDB_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2763 | #define mmDB_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2764 | #define mmRLC_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2765 | #define mmRLC_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2766 | #define mmRLC_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2767 | #define mmRLC_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2768 | #define mmRMI_PERFCOUNTER0_LO_DEFAULT 0x00000000 |
| 2769 | #define mmRMI_PERFCOUNTER0_HI_DEFAULT 0x00000000 |
| 2770 | #define mmRMI_PERFCOUNTER1_LO_DEFAULT 0x00000000 |
| 2771 | #define mmRMI_PERFCOUNTER1_HI_DEFAULT 0x00000000 |
| 2772 | #define mmRMI_PERFCOUNTER2_LO_DEFAULT 0x00000000 |
| 2773 | #define mmRMI_PERFCOUNTER2_HI_DEFAULT 0x00000000 |
| 2774 | #define mmRMI_PERFCOUNTER3_LO_DEFAULT 0x00000000 |
| 2775 | #define mmRMI_PERFCOUNTER3_HI_DEFAULT 0x00000000 |
| 2776 | |
| 2777 | |
| 2778 | // addressBlock: gc_utcl2_atcl2pfcntrdec |
| 2779 | #define mmATC_L2_PERFCOUNTER_LO_DEFAULT 0x00000000 |
| 2780 | #define mmATC_L2_PERFCOUNTER_HI_DEFAULT 0x00000000 |
| 2781 | |
| 2782 | |
| 2783 | // addressBlock: gc_utcl2_vml2prdec |
| 2784 | #define mmMC_VM_L2_PERFCOUNTER_LO_DEFAULT 0x00000000 |
| 2785 | #define mmMC_VM_L2_PERFCOUNTER_HI_DEFAULT 0x00000000 |
| 2786 | |
| 2787 | |
| 2788 | // addressBlock: gc_perfsdec |
| 2789 | #define mmCPG_PERFCOUNTER1_SELECT_DEFAULT 0x11000401 |
| 2790 | #define mmCPG_PERFCOUNTER0_SELECT1_DEFAULT 0x11000401 |
| 2791 | #define mmCPG_PERFCOUNTER0_SELECT_DEFAULT 0x11000401 |
| 2792 | #define mmCPC_PERFCOUNTER1_SELECT_DEFAULT 0x11000401 |
| 2793 | #define mmCPC_PERFCOUNTER0_SELECT1_DEFAULT 0x11000401 |
| 2794 | #define mmCPF_PERFCOUNTER1_SELECT_DEFAULT 0x11000401 |
| 2795 | #define mmCPF_PERFCOUNTER0_SELECT1_DEFAULT 0x11000401 |
| 2796 | #define mmCPF_PERFCOUNTER0_SELECT_DEFAULT 0x11000401 |
| 2797 | #define mmCP_PERFMON_CNTL_DEFAULT 0x00000000 |
| 2798 | #define mmCPC_PERFCOUNTER0_SELECT_DEFAULT 0x11000401 |
| 2799 | #define mmCPF_TC_PERF_COUNTER_WINDOW_SELECT_DEFAULT 0x00000000 |
| 2800 | #define mmCPG_TC_PERF_COUNTER_WINDOW_SELECT_DEFAULT 0x00000000 |
| 2801 | #define mmCPF_LATENCY_STATS_SELECT_DEFAULT 0x00000000 |
| 2802 | #define mmCPG_LATENCY_STATS_SELECT_DEFAULT 0x00000000 |
| 2803 | #define mmCPC_LATENCY_STATS_SELECT_DEFAULT 0x00000000 |
| 2804 | #define mmCP_DRAW_OBJECT_DEFAULT 0x00000000 |
| 2805 | #define mmCP_DRAW_OBJECT_COUNTER_DEFAULT 0x00000000 |
| 2806 | #define mmCP_DRAW_WINDOW_MASK_HI_DEFAULT 0x00000000 |
| 2807 | #define mmCP_DRAW_WINDOW_HI_DEFAULT 0x00000000 |
| 2808 | #define mmCP_DRAW_WINDOW_LO_DEFAULT 0x00000000 |
| 2809 | #define mmCP_DRAW_WINDOW_CNTL_DEFAULT 0x00000007 |
| 2810 | #define mmGRBM_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2811 | #define mmGRBM_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2812 | #define mmGRBM_SE0_PERFCOUNTER_SELECT_DEFAULT 0x00000000 |
| 2813 | #define mmGRBM_SE1_PERFCOUNTER_SELECT_DEFAULT 0x00000000 |
| 2814 | #define mmGRBM_SE2_PERFCOUNTER_SELECT_DEFAULT 0x00000000 |
| 2815 | #define mmGRBM_SE3_PERFCOUNTER_SELECT_DEFAULT 0x00000000 |
| 2816 | #define mmWD_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2817 | #define mmWD_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2818 | #define mmWD_PERFCOUNTER2_SELECT_DEFAULT 0x00000000 |
| 2819 | #define mmWD_PERFCOUNTER3_SELECT_DEFAULT 0x00000000 |
| 2820 | #define mmIA_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2821 | #define mmIA_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2822 | #define mmIA_PERFCOUNTER2_SELECT_DEFAULT 0x00000000 |
| 2823 | #define mmIA_PERFCOUNTER3_SELECT_DEFAULT 0x00000000 |
| 2824 | #define mmIA_PERFCOUNTER0_SELECT1_DEFAULT 0x00000000 |
| 2825 | #define mmVGT_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2826 | #define mmVGT_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2827 | #define mmVGT_PERFCOUNTER2_SELECT_DEFAULT 0x00000000 |
| 2828 | #define mmVGT_PERFCOUNTER3_SELECT_DEFAULT 0x00000000 |
| 2829 | #define mmVGT_PERFCOUNTER0_SELECT1_DEFAULT 0x00000000 |
| 2830 | #define mmVGT_PERFCOUNTER1_SELECT1_DEFAULT 0x00000000 |
| 2831 | #define mmVGT_PERFCOUNTER_SEID_MASK_DEFAULT 0x00000000 |
| 2832 | #define mmPA_SU_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2833 | #define mmPA_SU_PERFCOUNTER0_SELECT1_DEFAULT 0x00000000 |
| 2834 | #define mmPA_SU_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2835 | #define mmPA_SU_PERFCOUNTER1_SELECT1_DEFAULT 0x00000000 |
| 2836 | #define mmPA_SU_PERFCOUNTER2_SELECT_DEFAULT 0x00000000 |
| 2837 | #define mmPA_SU_PERFCOUNTER3_SELECT_DEFAULT 0x00000000 |
| 2838 | #define mmPA_SC_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2839 | #define mmPA_SC_PERFCOUNTER0_SELECT1_DEFAULT 0x00000000 |
| 2840 | #define mmPA_SC_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2841 | #define mmPA_SC_PERFCOUNTER2_SELECT_DEFAULT 0x00000000 |
| 2842 | #define mmPA_SC_PERFCOUNTER3_SELECT_DEFAULT 0x00000000 |
| 2843 | #define mmPA_SC_PERFCOUNTER4_SELECT_DEFAULT 0x00000000 |
| 2844 | #define mmPA_SC_PERFCOUNTER5_SELECT_DEFAULT 0x00000000 |
| 2845 | #define mmPA_SC_PERFCOUNTER6_SELECT_DEFAULT 0x00000000 |
| 2846 | #define mmPA_SC_PERFCOUNTER7_SELECT_DEFAULT 0x00000000 |
| 2847 | #define mmSPI_PERFCOUNTER0_SELECT_DEFAULT 0x000fffff |
| 2848 | #define mmSPI_PERFCOUNTER1_SELECT_DEFAULT 0x000fffff |
| 2849 | #define mmSPI_PERFCOUNTER2_SELECT_DEFAULT 0x000fffff |
| 2850 | #define mmSPI_PERFCOUNTER3_SELECT_DEFAULT 0x000fffff |
| 2851 | #define mmSPI_PERFCOUNTER0_SELECT1_DEFAULT 0x000fffff |
| 2852 | #define mmSPI_PERFCOUNTER1_SELECT1_DEFAULT 0x000fffff |
| 2853 | #define mmSPI_PERFCOUNTER2_SELECT1_DEFAULT 0x000fffff |
| 2854 | #define mmSPI_PERFCOUNTER3_SELECT1_DEFAULT 0x000fffff |
| 2855 | #define mmSPI_PERFCOUNTER4_SELECT_DEFAULT 0x000000ff |
| 2856 | #define mmSPI_PERFCOUNTER5_SELECT_DEFAULT 0x000000ff |
| 2857 | #define mmSPI_PERFCOUNTER_BINS_DEFAULT 0xfcb87430 |
| 2858 | #define mmSQ_PERFCOUNTER0_SELECT_DEFAULT 0x0f0ff000 |
| 2859 | #define mmSQ_PERFCOUNTER1_SELECT_DEFAULT 0x0f0ff000 |
| 2860 | #define mmSQ_PERFCOUNTER2_SELECT_DEFAULT 0x0f0ff000 |
| 2861 | #define mmSQ_PERFCOUNTER3_SELECT_DEFAULT 0x0f0ff000 |
| 2862 | #define mmSQ_PERFCOUNTER4_SELECT_DEFAULT 0x0f0ff000 |
| 2863 | #define mmSQ_PERFCOUNTER5_SELECT_DEFAULT 0x0f0ff000 |
| 2864 | #define mmSQ_PERFCOUNTER6_SELECT_DEFAULT 0x0f0ff000 |
| 2865 | #define mmSQ_PERFCOUNTER7_SELECT_DEFAULT 0x0f0ff000 |
| 2866 | #define mmSQ_PERFCOUNTER8_SELECT_DEFAULT 0x0f0ff000 |
| 2867 | #define mmSQ_PERFCOUNTER9_SELECT_DEFAULT 0x0f0ff000 |
| 2868 | #define mmSQ_PERFCOUNTER10_SELECT_DEFAULT 0x0f0ff000 |
| 2869 | #define mmSQ_PERFCOUNTER11_SELECT_DEFAULT 0x0f0ff000 |
| 2870 | #define mmSQ_PERFCOUNTER12_SELECT_DEFAULT 0x0f0ff000 |
| 2871 | #define mmSQ_PERFCOUNTER13_SELECT_DEFAULT 0x0f0ff000 |
| 2872 | #define mmSQ_PERFCOUNTER14_SELECT_DEFAULT 0x0f0ff000 |
| 2873 | #define mmSQ_PERFCOUNTER15_SELECT_DEFAULT 0x0f0ff000 |
| 2874 | #define mmSQ_PERFCOUNTER_CTRL_DEFAULT 0x00000000 |
| 2875 | #define mmSQ_PERFCOUNTER_MASK_DEFAULT 0xffffffff |
| 2876 | #define mmSQ_PERFCOUNTER_CTRL2_DEFAULT 0x00000000 |
| 2877 | #define mmSX_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2878 | #define mmSX_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2879 | #define mmSX_PERFCOUNTER2_SELECT_DEFAULT 0x00000000 |
| 2880 | #define mmSX_PERFCOUNTER3_SELECT_DEFAULT 0x00000000 |
| 2881 | #define mmSX_PERFCOUNTER0_SELECT1_DEFAULT 0x00000000 |
| 2882 | #define mmSX_PERFCOUNTER1_SELECT1_DEFAULT 0x00000000 |
| 2883 | #define mmGDS_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2884 | #define mmGDS_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2885 | #define mmGDS_PERFCOUNTER2_SELECT_DEFAULT 0x00000000 |
| 2886 | #define mmGDS_PERFCOUNTER3_SELECT_DEFAULT 0x00000000 |
| 2887 | #define mmGDS_PERFCOUNTER0_SELECT1_DEFAULT 0x00000000 |
| 2888 | #define mmTA_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2889 | #define mmTA_PERFCOUNTER0_SELECT1_DEFAULT 0x00000000 |
| 2890 | #define mmTA_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2891 | #define mmTD_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2892 | #define mmTD_PERFCOUNTER0_SELECT1_DEFAULT 0x00000000 |
| 2893 | #define mmTD_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2894 | #define mmTCP_PERFCOUNTER0_SELECT_DEFAULT 0x000fffff |
| 2895 | #define mmTCP_PERFCOUNTER0_SELECT1_DEFAULT 0x000fffff |
| 2896 | #define mmTCP_PERFCOUNTER1_SELECT_DEFAULT 0x000fffff |
| 2897 | #define mmTCP_PERFCOUNTER1_SELECT1_DEFAULT 0x000fffff |
| 2898 | #define mmTCP_PERFCOUNTER2_SELECT_DEFAULT 0x000003ff |
| 2899 | #define mmTCP_PERFCOUNTER3_SELECT_DEFAULT 0x000003ff |
| 2900 | #define mmTCC_PERFCOUNTER0_SELECT_DEFAULT 0x000fffff |
| 2901 | #define mmTCC_PERFCOUNTER0_SELECT1_DEFAULT 0x000fffff |
| 2902 | #define mmTCC_PERFCOUNTER1_SELECT_DEFAULT 0x000fffff |
| 2903 | #define mmTCC_PERFCOUNTER1_SELECT1_DEFAULT 0x000fffff |
| 2904 | #define mmTCC_PERFCOUNTER2_SELECT_DEFAULT 0x000003ff |
| 2905 | #define mmTCC_PERFCOUNTER3_SELECT_DEFAULT 0x000003ff |
| 2906 | #define mmTCA_PERFCOUNTER0_SELECT_DEFAULT 0x000fffff |
| 2907 | #define mmTCA_PERFCOUNTER0_SELECT1_DEFAULT 0x000fffff |
| 2908 | #define mmTCA_PERFCOUNTER1_SELECT_DEFAULT 0x000fffff |
| 2909 | #define mmTCA_PERFCOUNTER1_SELECT1_DEFAULT 0x000fffff |
| 2910 | #define mmTCA_PERFCOUNTER2_SELECT_DEFAULT 0x000003ff |
| 2911 | #define mmTCA_PERFCOUNTER3_SELECT_DEFAULT 0x000003ff |
| 2912 | #define mmCB_PERFCOUNTER_FILTER_DEFAULT 0x00000000 |
| 2913 | #define mmCB_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2914 | #define mmCB_PERFCOUNTER0_SELECT1_DEFAULT 0x00000000 |
| 2915 | #define mmCB_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2916 | #define mmCB_PERFCOUNTER2_SELECT_DEFAULT 0x00000000 |
| 2917 | #define mmCB_PERFCOUNTER3_SELECT_DEFAULT 0x00000000 |
| 2918 | #define mmDB_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2919 | #define mmDB_PERFCOUNTER0_SELECT1_DEFAULT 0x00000000 |
| 2920 | #define mmDB_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2921 | #define mmDB_PERFCOUNTER1_SELECT1_DEFAULT 0x00000000 |
| 2922 | #define mmDB_PERFCOUNTER2_SELECT_DEFAULT 0x00000000 |
| 2923 | #define mmDB_PERFCOUNTER3_SELECT_DEFAULT 0x00000000 |
| 2924 | #define mmRLC_SPM_PERFMON_CNTL_DEFAULT 0x00000000 |
| 2925 | #define mmRLC_SPM_PERFMON_RING_BASE_LO_DEFAULT 0x00000000 |
| 2926 | #define mmRLC_SPM_PERFMON_RING_BASE_HI_DEFAULT 0x00000000 |
| 2927 | #define mmRLC_SPM_PERFMON_RING_SIZE_DEFAULT 0x00000000 |
| 2928 | #define mmRLC_SPM_PERFMON_SEGMENT_SIZE_DEFAULT 0x00000000 |
| 2929 | #define mmRLC_SPM_SE_MUXSEL_ADDR_DEFAULT 0x00000000 |
| 2930 | #define mmRLC_SPM_SE_MUXSEL_DATA_DEFAULT 0x00000000 |
| 2931 | #define mmRLC_SPM_CPG_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2932 | #define mmRLC_SPM_CPC_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2933 | #define mmRLC_SPM_CPF_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2934 | #define mmRLC_SPM_CB_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2935 | #define mmRLC_SPM_DB_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2936 | #define mmRLC_SPM_PA_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2937 | #define mmRLC_SPM_GDS_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2938 | #define mmRLC_SPM_IA_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2939 | #define mmRLC_SPM_SC_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2940 | #define mmRLC_SPM_TCC_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2941 | #define mmRLC_SPM_TCA_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2942 | #define mmRLC_SPM_TCP_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2943 | #define mmRLC_SPM_TA_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2944 | #define mmRLC_SPM_TD_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2945 | #define mmRLC_SPM_VGT_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2946 | #define mmRLC_SPM_SPI_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2947 | #define mmRLC_SPM_SQG_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2948 | #define mmRLC_SPM_SX_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2949 | #define mmRLC_SPM_GLOBAL_MUXSEL_ADDR_DEFAULT 0x00000000 |
| 2950 | #define mmRLC_SPM_GLOBAL_MUXSEL_DATA_DEFAULT 0x00000000 |
| 2951 | #define mmRLC_SPM_RING_RDPTR_DEFAULT 0x00000000 |
| 2952 | #define mmRLC_SPM_SEGMENT_THRESHOLD_DEFAULT 0x00000000 |
| 2953 | #define mmRLC_SPM_DBR0_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2954 | #define mmRLC_SPM_DBR1_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2955 | #define mmRLC_SPM_CBR0_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2956 | #define mmRLC_SPM_CBR1_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2957 | #define mmRLC_SPM_RMI_PERFMON_SAMPLE_DELAY_DEFAULT 0x00000000 |
| 2958 | #define mmRLC_PERFMON_CLK_CNTL_DEFAULT 0x00000001 |
| 2959 | #define mmRLC_PERFMON_CNTL_DEFAULT 0x00000000 |
| 2960 | #define mmRLC_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2961 | #define mmRLC_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2962 | #define mmRLC_GPU_IOV_PERF_CNT_CNTL_DEFAULT 0x00000000 |
| 2963 | #define mmRLC_GPU_IOV_PERF_CNT_WR_ADDR_DEFAULT 0x00000000 |
| 2964 | #define mmRLC_GPU_IOV_PERF_CNT_WR_DATA_DEFAULT 0x00000000 |
| 2965 | #define mmRLC_GPU_IOV_PERF_CNT_RD_ADDR_DEFAULT 0x00000000 |
| 2966 | #define mmRLC_GPU_IOV_PERF_CNT_RD_DATA_DEFAULT 0x00000000 |
| 2967 | #define mmRMI_PERFCOUNTER0_SELECT_DEFAULT 0x00000000 |
| 2968 | #define mmRMI_PERFCOUNTER0_SELECT1_DEFAULT 0x00000000 |
| 2969 | #define mmRMI_PERFCOUNTER1_SELECT_DEFAULT 0x00000000 |
| 2970 | #define mmRMI_PERFCOUNTER2_SELECT_DEFAULT 0x00000000 |
| 2971 | #define mmRMI_PERFCOUNTER2_SELECT1_DEFAULT 0x00000000 |
| 2972 | #define mmRMI_PERFCOUNTER3_SELECT_DEFAULT 0x00000000 |
| 2973 | #define mmRMI_PERF_COUNTER_CNTL_DEFAULT 0x00080240 |
| 2974 | |
| 2975 | |
| 2976 | // addressBlock: gc_utcl2_atcl2pfcntldec |
| 2977 | #define mmATC_L2_PERFCOUNTER0_CFG_DEFAULT 0x00000000 |
| 2978 | #define mmATC_L2_PERFCOUNTER1_CFG_DEFAULT 0x00000000 |
| 2979 | #define mmATC_L2_PERFCOUNTER_RSLT_CNTL_DEFAULT 0x04000000 |
| 2980 | |
| 2981 | |
| 2982 | // addressBlock: gc_utcl2_vml2pldec |
| 2983 | #define mmMC_VM_L2_PERFCOUNTER0_CFG_DEFAULT 0x00000000 |
| 2984 | #define mmMC_VM_L2_PERFCOUNTER1_CFG_DEFAULT 0x00000000 |
| 2985 | #define mmMC_VM_L2_PERFCOUNTER2_CFG_DEFAULT 0x00000000 |
| 2986 | #define mmMC_VM_L2_PERFCOUNTER3_CFG_DEFAULT 0x00000000 |
| 2987 | #define mmMC_VM_L2_PERFCOUNTER4_CFG_DEFAULT 0x00000000 |
| 2988 | #define mmMC_VM_L2_PERFCOUNTER5_CFG_DEFAULT 0x00000000 |
| 2989 | #define mmMC_VM_L2_PERFCOUNTER6_CFG_DEFAULT 0x00000000 |
| 2990 | #define mmMC_VM_L2_PERFCOUNTER7_CFG_DEFAULT 0x00000000 |
| 2991 | #define mmMC_VM_L2_PERFCOUNTER_RSLT_CNTL_DEFAULT 0x04000000 |
| 2992 | |
| 2993 | |
| 2994 | // addressBlock: gc_rlcpdec |
| 2995 | #define mmRLC_CNTL_DEFAULT 0x00000001 |
| 2996 | #define mmRLC_STAT_DEFAULT 0x00000000 |
| 2997 | #define mmRLC_SAFE_MODE_DEFAULT 0x00000000 |
| 2998 | #define mmRLC_MEM_SLP_CNTL_DEFAULT 0x00020200 |
| 2999 | #define mmSMU_RLC_RESPONSE_DEFAULT 0x00000000 |
| 3000 | #define mmRLC_RLCV_SAFE_MODE_DEFAULT 0x00000000 |
| 3001 | #define mmRLC_SMU_SAFE_MODE_DEFAULT 0x00000000 |
| 3002 | #define mmRLC_RLCV_COMMAND_DEFAULT 0x00000000 |
| 3003 | #define mmRLC_REFCLOCK_TIMESTAMP_LSB_DEFAULT 0x00000000 |
| 3004 | #define mmRLC_REFCLOCK_TIMESTAMP_MSB_DEFAULT 0x00000000 |
| 3005 | #define mmRLC_GPM_TIMER_INT_0_DEFAULT 0x00000000 |
| 3006 | #define mmRLC_GPM_TIMER_INT_1_DEFAULT 0x00000000 |
| 3007 | #define mmRLC_GPM_TIMER_INT_2_DEFAULT 0x00000000 |
| 3008 | #define mmRLC_GPM_TIMER_CTRL_DEFAULT 0x00000000 |
| 3009 | #define mmRLC_LB_CNTR_MAX_DEFAULT 0xffffffff |
| 3010 | #define mmRLC_GPM_TIMER_STAT_DEFAULT 0x00000000 |
| 3011 | #define mmRLC_GPM_TIMER_INT_3_DEFAULT 0x00000000 |
| 3012 | #define mmRLC_SERDES_WR_NONCU_MASTER_MASK_1_DEFAULT 0x00000000 |
| 3013 | #define mmRLC_SERDES_NONCU_MASTER_BUSY_1_DEFAULT 0x00000000 |
| 3014 | #define mmRLC_INT_STAT_DEFAULT 0x00000000 |
| 3015 | #define mmRLC_LB_CNTL_DEFAULT 0x00000010 |
| 3016 | #define mmRLC_MGCG_CTRL_DEFAULT 0x00018800 |
| 3017 | #define mmRLC_LB_CNTR_INIT_DEFAULT 0x00000000 |
| 3018 | #define mmRLC_LOAD_BALANCE_CNTR_DEFAULT 0x00000000 |
| 3019 | #define mmRLC_JUMP_TABLE_RESTORE_DEFAULT 0x00000000 |
| 3020 | #define mmRLC_PG_DELAY_2_DEFAULT 0x00000004 |
| 3021 | #define mmRLC_GPU_CLOCK_COUNT_LSB_DEFAULT 0x00000000 |
| 3022 | #define mmRLC_GPU_CLOCK_COUNT_MSB_DEFAULT 0x00000000 |
| 3023 | #define mmRLC_CAPTURE_GPU_CLOCK_COUNT_DEFAULT 0x00000000 |
| 3024 | #define mmRLC_UCODE_CNTL_DEFAULT 0x00000000 |
| 3025 | #define mmRLC_GPM_THREAD_RESET_DEFAULT 0x0000000f |
| 3026 | #define mmRLC_GPM_CP_DMA_COMPLETE_T0_DEFAULT 0x00000000 |
| 3027 | #define mmRLC_GPM_CP_DMA_COMPLETE_T1_DEFAULT 0x00000000 |
| 3028 | #define mmRLC_FIREWALL_VIOLATION_DEFAULT 0x00000000 |
| 3029 | #define mmRLC_GPM_STAT_DEFAULT 0x00100016 |
| 3030 | #define mmRLC_GPU_CLOCK_32_RES_SEL_DEFAULT 0x00000000 |
| 3031 | #define mmRLC_GPU_CLOCK_32_DEFAULT 0x00000000 |
| 3032 | #define mmRLC_PG_CNTL_DEFAULT 0x00000000 |
| 3033 | #define mmRLC_GPM_THREAD_PRIORITY_DEFAULT 0x08080808 |
| 3034 | #define mmRLC_GPM_THREAD_ENABLE_DEFAULT 0x00000001 |
| 3035 | #define mmRLC_CGTT_MGCG_OVERRIDE_DEFAULT 0xffffffff |
| 3036 | #define mmRLC_CGCG_CGLS_CTRL_DEFAULT 0x0001003c |
| 3037 | #define mmRLC_CGCG_RAMP_CTRL_DEFAULT 0x00021711 |
| 3038 | #define mmRLC_DYN_PG_STATUS_DEFAULT 0xffffffff |
| 3039 | #define mmRLC_DYN_PG_REQUEST_DEFAULT 0xffffffff |
| 3040 | #define mmRLC_PG_DELAY_DEFAULT 0x00101010 |
| 3041 | #define mmRLC_CU_STATUS_DEFAULT 0x00000000 |
| 3042 | #define mmRLC_LB_INIT_CU_MASK_DEFAULT 0xffffffff |
| 3043 | #define mmRLC_LB_ALWAYS_ACTIVE_CU_MASK_DEFAULT 0x00000001 |
| 3044 | #define mmRLC_LB_PARAMS_DEFAULT 0x00601008 |
| 3045 | #define mmRLC_THREAD1_DELAY_DEFAULT 0x00400401 |
| 3046 | #define mmRLC_PG_ALWAYS_ON_CU_MASK_DEFAULT 0x00000003 |
| 3047 | #define mmRLC_MAX_PG_CU_DEFAULT 0x00000010 |
| 3048 | #define mmRLC_AUTO_PG_CTRL_DEFAULT 0x00000000 |
| 3049 | #define mmRLC_SMU_GRBM_REG_SAVE_CTRL_DEFAULT 0x00000000 |
| 3050 | #define mmRLC_SERDES_RD_MASTER_INDEX_DEFAULT 0x00000000 |
| 3051 | #define mmRLC_SERDES_RD_DATA_0_DEFAULT 0x00000000 |
| 3052 | #define mmRLC_SERDES_RD_DATA_1_DEFAULT 0x00000000 |
| 3053 | #define mmRLC_SERDES_RD_DATA_2_DEFAULT 0x00000000 |
| 3054 | #define mmRLC_SERDES_WR_CU_MASTER_MASK_DEFAULT 0x00000000 |
| 3055 | #define mmRLC_SERDES_WR_NONCU_MASTER_MASK_DEFAULT 0x00000000 |
| 3056 | #define mmRLC_SERDES_WR_CTRL_DEFAULT 0x00000000 |
| 3057 | #define mmRLC_SERDES_WR_DATA_DEFAULT 0x00000000 |
| 3058 | #define mmRLC_SERDES_CU_MASTER_BUSY_DEFAULT 0x00000000 |
| 3059 | #define mmRLC_SERDES_NONCU_MASTER_BUSY_DEFAULT 0x00000000 |
| 3060 | #define mmRLC_GPM_GENERAL_0_DEFAULT 0x00000000 |
| 3061 | #define mmRLC_GPM_GENERAL_1_DEFAULT 0x00000000 |
| 3062 | #define mmRLC_GPM_GENERAL_2_DEFAULT 0x00000000 |
| 3063 | #define mmRLC_GPM_GENERAL_3_DEFAULT 0x00000000 |
| 3064 | #define mmRLC_GPM_GENERAL_4_DEFAULT 0x00000000 |
| 3065 | #define mmRLC_GPM_GENERAL_5_DEFAULT 0x00000000 |
| 3066 | #define mmRLC_GPM_GENERAL_6_DEFAULT 0x00000000 |
| 3067 | #define mmRLC_GPM_GENERAL_7_DEFAULT 0x00000000 |
| 3068 | #define mmRLC_GPM_SCRATCH_ADDR_DEFAULT 0x00000000 |
| 3069 | #define mmRLC_GPM_SCRATCH_DATA_DEFAULT 0x00000000 |
| 3070 | #define mmRLC_STATIC_PG_STATUS_DEFAULT 0xffffffff |
| 3071 | #define mmRLC_SPM_MC_CNTL_DEFAULT 0x00000000 |
| 3072 | #define mmRLC_SPM_INT_CNTL_DEFAULT 0x00000000 |
| 3073 | #define mmRLC_SPM_INT_STATUS_DEFAULT 0x00000000 |
| 3074 | #define mmRLC_SMU_MESSAGE_DEFAULT 0x00000000 |
| 3075 | #define mmRLC_GPM_LOG_SIZE_DEFAULT 0x00000000 |
| 3076 | #define mmRLC_PG_DELAY_3_DEFAULT 0x00000000 |
| 3077 | #define mmRLC_GPR_REG1_DEFAULT 0x00000000 |
| 3078 | #define mmRLC_GPR_REG2_DEFAULT 0x00000000 |
| 3079 | #define mmRLC_GPM_LOG_CONT_DEFAULT 0x00000000 |
| 3080 | #define mmRLC_GPM_INT_DISABLE_TH0_DEFAULT 0x00000000 |
| 3081 | #define mmRLC_GPM_INT_DISABLE_TH1_DEFAULT 0x00000000 |
| 3082 | #define mmRLC_GPM_INT_FORCE_TH0_DEFAULT 0x00000000 |
| 3083 | #define mmRLC_GPM_INT_FORCE_TH1_DEFAULT 0x00000000 |
| 3084 | #define mmRLC_SRM_CNTL_DEFAULT 0x00000002 |
| 3085 | #define mmRLC_SRM_ARAM_ADDR_DEFAULT 0x00000000 |
| 3086 | #define mmRLC_SRM_ARAM_DATA_DEFAULT 0x00000000 |
| 3087 | #define mmRLC_SRM_DRAM_ADDR_DEFAULT 0x00000000 |
| 3088 | #define mmRLC_SRM_DRAM_DATA_DEFAULT 0x00000000 |
| 3089 | #define mmRLC_SRM_GPM_COMMAND_DEFAULT 0x00000000 |
| 3090 | #define mmRLC_SRM_GPM_COMMAND_STATUS_DEFAULT 0x00000000 |
| 3091 | #define mmRLC_SRM_RLCV_COMMAND_DEFAULT 0x00000000 |
| 3092 | #define mmRLC_SRM_RLCV_COMMAND_STATUS_DEFAULT 0x00000000 |
| 3093 | #define mmRLC_SRM_INDEX_CNTL_ADDR_0_DEFAULT 0x00000000 |
| 3094 | #define mmRLC_SRM_INDEX_CNTL_ADDR_1_DEFAULT 0x00000000 |
| 3095 | #define mmRLC_SRM_INDEX_CNTL_ADDR_2_DEFAULT 0x00000000 |
| 3096 | #define mmRLC_SRM_INDEX_CNTL_ADDR_3_DEFAULT 0x00000000 |
| 3097 | #define mmRLC_SRM_INDEX_CNTL_ADDR_4_DEFAULT 0x00000000 |
| 3098 | #define mmRLC_SRM_INDEX_CNTL_ADDR_5_DEFAULT 0x00000000 |
| 3099 | #define mmRLC_SRM_INDEX_CNTL_ADDR_6_DEFAULT 0x00000000 |
| 3100 | #define mmRLC_SRM_INDEX_CNTL_ADDR_7_DEFAULT 0x00000000 |
| 3101 | #define mmRLC_SRM_INDEX_CNTL_DATA_0_DEFAULT 0x00000000 |
| 3102 | #define mmRLC_SRM_INDEX_CNTL_DATA_1_DEFAULT 0x00000000 |
| 3103 | #define mmRLC_SRM_INDEX_CNTL_DATA_2_DEFAULT 0x00000000 |
| 3104 | #define mmRLC_SRM_INDEX_CNTL_DATA_3_DEFAULT 0x00000000 |
| 3105 | #define mmRLC_SRM_INDEX_CNTL_DATA_4_DEFAULT 0x00000000 |
| 3106 | #define mmRLC_SRM_INDEX_CNTL_DATA_5_DEFAULT 0x00000000 |
| 3107 | #define mmRLC_SRM_INDEX_CNTL_DATA_6_DEFAULT 0x00000000 |
| 3108 | #define mmRLC_SRM_INDEX_CNTL_DATA_7_DEFAULT 0x00000000 |
| 3109 | #define mmRLC_SRM_STAT_DEFAULT 0x00000000 |
| 3110 | #define mmRLC_SRM_GPM_ABORT_DEFAULT 0x00000000 |
| 3111 | #define mmRLC_CSIB_ADDR_LO_DEFAULT 0x00000000 |
| 3112 | #define mmRLC_CSIB_ADDR_HI_DEFAULT 0x00000000 |
| 3113 | #define mmRLC_CSIB_LENGTH_DEFAULT 0x00000000 |
| 3114 | #define mmRLC_SMU_COMMAND_DEFAULT 0x00000000 |
| 3115 | #define mmRLC_CP_SCHEDULERS_DEFAULT 0x58504840 |
| 3116 | #define mmRLC_SMU_ARGUMENT_1_DEFAULT 0x00000000 |
| 3117 | #define mmRLC_SMU_ARGUMENT_2_DEFAULT 0x00000000 |
| 3118 | #define mmRLC_GPM_GENERAL_8_DEFAULT 0x00000000 |
| 3119 | #define mmRLC_GPM_GENERAL_9_DEFAULT 0x00000000 |
| 3120 | #define mmRLC_GPM_GENERAL_10_DEFAULT 0x00000000 |
| 3121 | #define mmRLC_GPM_GENERAL_11_DEFAULT 0x00000000 |
| 3122 | #define mmRLC_GPM_GENERAL_12_DEFAULT 0x00000000 |
| 3123 | #define mmRLC_GPM_UTCL1_CNTL_0_DEFAULT 0x00000080 |
| 3124 | #define mmRLC_GPM_UTCL1_CNTL_1_DEFAULT 0x00000080 |
| 3125 | #define mmRLC_GPM_UTCL1_CNTL_2_DEFAULT 0x00000080 |
| 3126 | #define mmRLC_SPM_UTCL1_CNTL_DEFAULT 0x00000080 |
| 3127 | #define mmRLC_UTCL1_STATUS_2_DEFAULT 0x00000000 |
| 3128 | #define mmRLC_LB_THR_CONFIG_2_DEFAULT 0x00000000 |
| 3129 | #define mmRLC_LB_THR_CONFIG_3_DEFAULT 0x00000000 |
| 3130 | #define mmRLC_LB_THR_CONFIG_4_DEFAULT 0x00000000 |
| 3131 | #define mmRLC_SPM_UTCL1_ERROR_1_DEFAULT 0x00000000 |
| 3132 | #define mmRLC_SPM_UTCL1_ERROR_2_DEFAULT 0x00000000 |
| 3133 | #define mmRLC_GPM_UTCL1_TH0_ERROR_1_DEFAULT 0x00000000 |
| 3134 | #define mmRLC_LB_THR_CONFIG_1_DEFAULT 0x00000000 |
| 3135 | #define mmRLC_GPM_UTCL1_TH0_ERROR_2_DEFAULT 0x00000000 |
| 3136 | #define mmRLC_GPM_UTCL1_TH1_ERROR_1_DEFAULT 0x00000000 |
| 3137 | #define mmRLC_GPM_UTCL1_TH1_ERROR_2_DEFAULT 0x00000000 |
| 3138 | #define mmRLC_GPM_UTCL1_TH2_ERROR_1_DEFAULT 0x00000000 |
| 3139 | #define mmRLC_GPM_UTCL1_TH2_ERROR_2_DEFAULT 0x00000000 |
| 3140 | #define mmRLC_CGCG_CGLS_CTRL_3D_DEFAULT 0x0001003c |
| 3141 | #define mmRLC_CGCG_RAMP_CTRL_3D_DEFAULT 0x00021711 |
| 3142 | #define mmRLC_SEMAPHORE_0_DEFAULT 0x00000000 |
| 3143 | #define mmRLC_SEMAPHORE_1_DEFAULT 0x00000000 |
| 3144 | #define mmRLC_CP_EOF_INT_DEFAULT 0x00000000 |
| 3145 | #define mmRLC_CP_EOF_INT_CNT_DEFAULT 0x00000000 |
| 3146 | #define mmRLC_SPARE_INT_DEFAULT 0x00000000 |
| 3147 | #define mmRLC_PREWALKER_UTCL1_CNTL_DEFAULT 0x00000080 |
| 3148 | #define mmRLC_PREWALKER_UTCL1_TRIG_DEFAULT 0x00000000 |
| 3149 | #define mmRLC_PREWALKER_UTCL1_ADDR_LSB_DEFAULT 0x00000000 |
| 3150 | #define mmRLC_PREWALKER_UTCL1_ADDR_MSB_DEFAULT 0x00000000 |
| 3151 | #define mmRLC_PREWALKER_UTCL1_SIZE_LSB_DEFAULT 0x00000000 |
| 3152 | #define mmRLC_PREWALKER_UTCL1_SIZE_MSB_DEFAULT 0x00000000 |
| 3153 | #define mmRLC_DSM_TRIG_DEFAULT 0x00000000 |
| 3154 | #define mmRLC_UTCL1_STATUS_DEFAULT 0x00000000 |
| 3155 | #define mmRLC_R2I_CNTL_0_DEFAULT 0x00000000 |
| 3156 | #define mmRLC_R2I_CNTL_1_DEFAULT 0x00000000 |
| 3157 | #define mmRLC_R2I_CNTL_2_DEFAULT 0x00000000 |
| 3158 | #define mmRLC_R2I_CNTL_3_DEFAULT 0x00000000 |
| 3159 | #define mmRLC_UTCL2_CNTL_DEFAULT 0x00000000 |
| 3160 | #define mmRLC_LBPW_CU_STAT_DEFAULT 0x00000000 |
| 3161 | #define mmRLC_DS_CNTL_DEFAULT 0x00030003 |
| 3162 | #define mmRLC_RLCV_SPARE_INT_DEFAULT 0x00000000 |
| 3163 | |
| 3164 | |
| 3165 | // addressBlock: gc_pwrdec |
| 3166 | #define mmCGTS_SM_CTRL_REG_DEFAULT 0x00600200 |
| 3167 | #define mmCGTS_RD_CTRL_REG_DEFAULT 0x00000000 |
| 3168 | #define mmCGTS_RD_REG_DEFAULT 0x00000000 |
| 3169 | #define mmCGTS_TCC_DISABLE_DEFAULT 0x00000000 |
| 3170 | #define mmCGTS_USER_TCC_DISABLE_DEFAULT 0x00000000 |
| 3171 | #define mmCGTS_CU0_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3172 | #define mmCGTS_CU0_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3173 | #define mmCGTS_CU0_TA_SQC_CTRL_REG_DEFAULT 0x00040007 |
| 3174 | #define mmCGTS_CU0_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3175 | #define mmCGTS_CU0_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3176 | #define mmCGTS_CU1_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3177 | #define mmCGTS_CU1_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3178 | #define mmCGTS_CU1_TA_SQC_CTRL_REG_DEFAULT 0x00000007 |
| 3179 | #define mmCGTS_CU1_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3180 | #define mmCGTS_CU1_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3181 | #define mmCGTS_CU2_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3182 | #define mmCGTS_CU2_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3183 | #define mmCGTS_CU2_TA_SQC_CTRL_REG_DEFAULT 0x00000007 |
| 3184 | #define mmCGTS_CU2_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3185 | #define mmCGTS_CU2_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3186 | #define mmCGTS_CU3_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3187 | #define mmCGTS_CU3_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3188 | #define mmCGTS_CU3_TA_SQC_CTRL_REG_DEFAULT 0x00040007 |
| 3189 | #define mmCGTS_CU3_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3190 | #define mmCGTS_CU3_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3191 | #define mmCGTS_CU4_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3192 | #define mmCGTS_CU4_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3193 | #define mmCGTS_CU4_TA_SQC_CTRL_REG_DEFAULT 0x00000007 |
| 3194 | #define mmCGTS_CU4_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3195 | #define mmCGTS_CU4_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3196 | #define mmCGTS_CU5_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3197 | #define mmCGTS_CU5_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3198 | #define mmCGTS_CU5_TA_SQC_CTRL_REG_DEFAULT 0x00000007 |
| 3199 | #define mmCGTS_CU5_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3200 | #define mmCGTS_CU5_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3201 | #define mmCGTS_CU6_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3202 | #define mmCGTS_CU6_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3203 | #define mmCGTS_CU6_TA_SQC_CTRL_REG_DEFAULT 0x00040007 |
| 3204 | #define mmCGTS_CU6_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3205 | #define mmCGTS_CU6_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3206 | #define mmCGTS_CU7_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3207 | #define mmCGTS_CU7_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3208 | #define mmCGTS_CU7_TA_SQC_CTRL_REG_DEFAULT 0x00000007 |
| 3209 | #define mmCGTS_CU7_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3210 | #define mmCGTS_CU7_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3211 | #define mmCGTS_CU8_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3212 | #define mmCGTS_CU8_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3213 | #define mmCGTS_CU8_TA_SQC_CTRL_REG_DEFAULT 0x00000007 |
| 3214 | #define mmCGTS_CU8_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3215 | #define mmCGTS_CU8_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3216 | #define mmCGTS_CU9_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3217 | #define mmCGTS_CU9_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3218 | #define mmCGTS_CU9_TA_SQC_CTRL_REG_DEFAULT 0x00040007 |
| 3219 | #define mmCGTS_CU9_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3220 | #define mmCGTS_CU9_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3221 | #define mmCGTS_CU10_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3222 | #define mmCGTS_CU10_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3223 | #define mmCGTS_CU10_TA_SQC_CTRL_REG_DEFAULT 0x00000007 |
| 3224 | #define mmCGTS_CU10_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3225 | #define mmCGTS_CU10_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3226 | #define mmCGTS_CU11_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3227 | #define mmCGTS_CU11_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3228 | #define mmCGTS_CU11_TA_SQC_CTRL_REG_DEFAULT 0x00000007 |
| 3229 | #define mmCGTS_CU11_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3230 | #define mmCGTS_CU11_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3231 | #define mmCGTS_CU12_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3232 | #define mmCGTS_CU12_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3233 | #define mmCGTS_CU12_TA_SQC_CTRL_REG_DEFAULT 0x00040007 |
| 3234 | #define mmCGTS_CU12_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3235 | #define mmCGTS_CU12_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3236 | #define mmCGTS_CU13_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3237 | #define mmCGTS_CU13_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3238 | #define mmCGTS_CU13_TA_SQC_CTRL_REG_DEFAULT 0x00000007 |
| 3239 | #define mmCGTS_CU13_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3240 | #define mmCGTS_CU13_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3241 | #define mmCGTS_CU14_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3242 | #define mmCGTS_CU14_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3243 | #define mmCGTS_CU14_TA_SQC_CTRL_REG_DEFAULT 0x00000007 |
| 3244 | #define mmCGTS_CU14_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3245 | #define mmCGTS_CU14_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3246 | #define mmCGTS_CU15_SP0_CTRL_REG_DEFAULT 0x00010000 |
| 3247 | #define mmCGTS_CU15_LDS_SQ_CTRL_REG_DEFAULT 0x00030002 |
| 3248 | #define mmCGTS_CU15_TA_SQC_CTRL_REG_DEFAULT 0x00040007 |
| 3249 | #define mmCGTS_CU15_SP1_CTRL_REG_DEFAULT 0x00060005 |
| 3250 | #define mmCGTS_CU15_TD_TCP_CTRL_REG_DEFAULT 0x00090008 |
| 3251 | #define mmCGTS_CU0_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3252 | #define mmCGTS_CU1_TCPI_CTRL_REG_DEFAULT 0x00000001 |
| 3253 | #define mmCGTS_CU2_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3254 | #define mmCGTS_CU3_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3255 | #define mmCGTS_CU4_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3256 | #define mmCGTS_CU5_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3257 | #define mmCGTS_CU6_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3258 | #define mmCGTS_CU7_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3259 | #define mmCGTS_CU8_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3260 | #define mmCGTS_CU9_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3261 | #define mmCGTS_CU10_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3262 | #define mmCGTS_CU11_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3263 | #define mmCGTS_CU12_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3264 | #define mmCGTS_CU13_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3265 | #define mmCGTS_CU14_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3266 | #define mmCGTS_CU15_TCPI_CTRL_REG_DEFAULT 0x0000000a |
| 3267 | #define mmCGTT_SPI_CLK_CTRL_DEFAULT 0x00000100 |
| 3268 | #define mmCGTT_PC_CLK_CTRL_DEFAULT 0x00000100 |
| 3269 | #define mmCGTT_BCI_CLK_CTRL_DEFAULT 0x00000100 |
| 3270 | #define mmCGTT_VGT_CLK_CTRL_DEFAULT 0x00018100 |
| 3271 | #define mmCGTT_IA_CLK_CTRL_DEFAULT 0x06000100 |
| 3272 | #define mmCGTT_WD_CLK_CTRL_DEFAULT 0x00018100 |
| 3273 | #define mmCGTT_PA_CLK_CTRL_DEFAULT 0x00000100 |
| 3274 | #define mmCGTT_SC_CLK_CTRL0_DEFAULT 0x00000100 |
| 3275 | #define mmCGTT_SC_CLK_CTRL1_DEFAULT 0x00000100 |
| 3276 | #define mmCGTT_SQ_CLK_CTRL_DEFAULT 0x00000100 |
| 3277 | #define mmCGTT_SQG_CLK_CTRL_DEFAULT 0x00000100 |
| 3278 | #define mmSQ_ALU_CLK_CTRL_DEFAULT 0x00000000 |
| 3279 | #define mmSQ_TEX_CLK_CTRL_DEFAULT 0x00000000 |
| 3280 | #define mmSQ_LDS_CLK_CTRL_DEFAULT 0x00000000 |
| 3281 | #define mmSQ_POWER_THROTTLE_DEFAULT 0x3fff3fff |
| 3282 | #define mmSQ_POWER_THROTTLE2_DEFAULT 0x18800004 |
| 3283 | #define mmCGTT_SX_CLK_CTRL0_DEFAULT 0x00000100 |
| 3284 | #define mmCGTT_SX_CLK_CTRL1_DEFAULT 0x00000100 |
| 3285 | #define mmCGTT_SX_CLK_CTRL2_DEFAULT 0x00000100 |
| 3286 | #define mmCGTT_SX_CLK_CTRL3_DEFAULT 0x00000100 |
| 3287 | #define mmCGTT_SX_CLK_CTRL4_DEFAULT 0x00000100 |
| 3288 | #define mmTD_CGTT_CTRL_DEFAULT 0x00000100 |
| 3289 | #define mmTA_CGTT_CTRL_DEFAULT 0x00000100 |
| 3290 | #define mmCGTT_TCPI_CLK_CTRL_DEFAULT 0x00000100 |
| 3291 | #define mmCGTT_TCI_CLK_CTRL_DEFAULT 0x00000100 |
| 3292 | #define mmCGTT_GDS_CLK_CTRL_DEFAULT 0x00000100 |
| 3293 | #define mmDB_CGTT_CLK_CTRL_0_DEFAULT 0x00000100 |
| 3294 | #define mmCB_CGTT_SCLK_CTRL_DEFAULT 0x00000100 |
| 3295 | #define mmTCC_CGTT_SCLK_CTRL_DEFAULT 0x00000100 |
| 3296 | #define mmTCA_CGTT_SCLK_CTRL_DEFAULT 0x00000100 |
| 3297 | #define mmCGTT_CP_CLK_CTRL_DEFAULT 0x00000100 |
| 3298 | #define mmCGTT_CPF_CLK_CTRL_DEFAULT 0x00000100 |
| 3299 | #define mmCGTT_CPC_CLK_CTRL_DEFAULT 0x00000100 |
| 3300 | #define mmCGTT_RLC_CLK_CTRL_DEFAULT 0x00000100 |
| 3301 | #define mmRLC_GFX_RM_CNTL_DEFAULT 0x00000000 |
| 3302 | #define mmRMI_CGTT_SCLK_CTRL_DEFAULT 0x00000100 |
| 3303 | #define mmCGTT_TCPF_CLK_CTRL_DEFAULT 0x00000100 |
| 3304 | |
| 3305 | |
| 3306 | // addressBlock: gc_ea_pwrdec |
| 3307 | #define mmGCEA_CGTT_CLK_CTRL_DEFAULT 0x00000100 |
| 3308 | |
| 3309 | |
| 3310 | // addressBlock: gc_utcl2_vmsharedhvdec |
| 3311 | #define mmMC_VM_FB_SIZE_OFFSET_VF0_DEFAULT 0x00000000 |
| 3312 | #define mmMC_VM_FB_SIZE_OFFSET_VF1_DEFAULT 0x00000000 |
| 3313 | #define mmMC_VM_FB_SIZE_OFFSET_VF2_DEFAULT 0x00000000 |
| 3314 | #define mmMC_VM_FB_SIZE_OFFSET_VF3_DEFAULT 0x00000000 |
| 3315 | #define mmMC_VM_FB_SIZE_OFFSET_VF4_DEFAULT 0x00000000 |
| 3316 | #define mmMC_VM_FB_SIZE_OFFSET_VF5_DEFAULT 0x00000000 |
| 3317 | #define mmMC_VM_FB_SIZE_OFFSET_VF6_DEFAULT 0x00000000 |
| 3318 | #define mmMC_VM_FB_SIZE_OFFSET_VF7_DEFAULT 0x00000000 |
| 3319 | #define mmMC_VM_FB_SIZE_OFFSET_VF8_DEFAULT 0x00000000 |
| 3320 | #define mmMC_VM_FB_SIZE_OFFSET_VF9_DEFAULT 0x00000000 |
| 3321 | #define mmMC_VM_FB_SIZE_OFFSET_VF10_DEFAULT 0x00000000 |
| 3322 | #define mmMC_VM_FB_SIZE_OFFSET_VF11_DEFAULT 0x00000000 |
| 3323 | #define mmMC_VM_FB_SIZE_OFFSET_VF12_DEFAULT 0x00000000 |
| 3324 | #define mmMC_VM_FB_SIZE_OFFSET_VF13_DEFAULT 0x00000000 |
| 3325 | #define mmMC_VM_FB_SIZE_OFFSET_VF14_DEFAULT 0x00000000 |
| 3326 | #define mmMC_VM_FB_SIZE_OFFSET_VF15_DEFAULT 0x00000000 |
| 3327 | #define mmVM_IOMMU_MMIO_CNTRL_1_DEFAULT 0x00000100 |
| 3328 | #define mmMC_VM_MARC_BASE_LO_0_DEFAULT 0x00000000 |
| 3329 | #define mmMC_VM_MARC_BASE_LO_1_DEFAULT 0x00000000 |
| 3330 | #define mmMC_VM_MARC_BASE_LO_2_DEFAULT 0x00000000 |
| 3331 | #define mmMC_VM_MARC_BASE_LO_3_DEFAULT 0x00000000 |
| 3332 | #define mmMC_VM_MARC_BASE_HI_0_DEFAULT 0x00000000 |
| 3333 | #define mmMC_VM_MARC_BASE_HI_1_DEFAULT 0x00000000 |
| 3334 | #define mmMC_VM_MARC_BASE_HI_2_DEFAULT 0x00000000 |
| 3335 | #define mmMC_VM_MARC_BASE_HI_3_DEFAULT 0x00000000 |
| 3336 | #define mmMC_VM_MARC_RELOC_LO_0_DEFAULT 0x00000000 |
| 3337 | #define mmMC_VM_MARC_RELOC_LO_1_DEFAULT 0x00000000 |
| 3338 | #define mmMC_VM_MARC_RELOC_LO_2_DEFAULT 0x00000000 |
| 3339 | #define mmMC_VM_MARC_RELOC_LO_3_DEFAULT 0x00000000 |
| 3340 | #define mmMC_VM_MARC_RELOC_HI_0_DEFAULT 0x00000000 |
| 3341 | #define mmMC_VM_MARC_RELOC_HI_1_DEFAULT 0x00000000 |
| 3342 | #define mmMC_VM_MARC_RELOC_HI_2_DEFAULT 0x00000000 |
| 3343 | #define mmMC_VM_MARC_RELOC_HI_3_DEFAULT 0x00000000 |
| 3344 | #define mmMC_VM_MARC_LEN_LO_0_DEFAULT 0x00000000 |
| 3345 | #define mmMC_VM_MARC_LEN_LO_1_DEFAULT 0x00000000 |
| 3346 | #define mmMC_VM_MARC_LEN_LO_2_DEFAULT 0x00000000 |
| 3347 | #define mmMC_VM_MARC_LEN_LO_3_DEFAULT 0x00000000 |
| 3348 | #define mmMC_VM_MARC_LEN_HI_0_DEFAULT 0x00000000 |
| 3349 | #define mmMC_VM_MARC_LEN_HI_1_DEFAULT 0x00000000 |
| 3350 | #define mmMC_VM_MARC_LEN_HI_2_DEFAULT 0x00000000 |
| 3351 | #define mmMC_VM_MARC_LEN_HI_3_DEFAULT 0x00000000 |
| 3352 | #define mmVM_IOMMU_CONTROL_REGISTER_DEFAULT 0x00000000 |
| 3353 | #define mmVM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER_DEFAULT 0x00000000 |
| 3354 | #define mmVM_PCIE_ATS_CNTL_DEFAULT 0x00000000 |
| 3355 | #define mmVM_PCIE_ATS_CNTL_VF_0_DEFAULT 0x00000000 |
| 3356 | #define mmVM_PCIE_ATS_CNTL_VF_1_DEFAULT 0x00000000 |
| 3357 | #define mmVM_PCIE_ATS_CNTL_VF_2_DEFAULT 0x00000000 |
| 3358 | #define mmVM_PCIE_ATS_CNTL_VF_3_DEFAULT 0x00000000 |
| 3359 | #define mmVM_PCIE_ATS_CNTL_VF_4_DEFAULT 0x00000000 |
| 3360 | #define mmVM_PCIE_ATS_CNTL_VF_5_DEFAULT 0x00000000 |
| 3361 | #define mmVM_PCIE_ATS_CNTL_VF_6_DEFAULT 0x00000000 |
| 3362 | #define mmVM_PCIE_ATS_CNTL_VF_7_DEFAULT 0x00000000 |
| 3363 | #define mmVM_PCIE_ATS_CNTL_VF_8_DEFAULT 0x00000000 |
| 3364 | #define mmVM_PCIE_ATS_CNTL_VF_9_DEFAULT 0x00000000 |
| 3365 | #define mmVM_PCIE_ATS_CNTL_VF_10_DEFAULT 0x00000000 |
| 3366 | #define mmVM_PCIE_ATS_CNTL_VF_11_DEFAULT 0x00000000 |
| 3367 | #define mmVM_PCIE_ATS_CNTL_VF_12_DEFAULT 0x00000000 |
| 3368 | #define mmVM_PCIE_ATS_CNTL_VF_13_DEFAULT 0x00000000 |
| 3369 | #define mmVM_PCIE_ATS_CNTL_VF_14_DEFAULT 0x00000000 |
| 3370 | #define mmVM_PCIE_ATS_CNTL_VF_15_DEFAULT 0x00000000 |
| 3371 | #define mmUTCL2_CGTT_CLK_CTRL_DEFAULT 0x00000080 |
| 3372 | |
| 3373 | |
| 3374 | // addressBlock: gc_hypdec |
| 3375 | #define mmCP_HYP_PFP_UCODE_ADDR_DEFAULT 0x00000000 |
| 3376 | #define mmCP_PFP_UCODE_ADDR_DEFAULT 0x00000000 |
| 3377 | #define mmCP_HYP_PFP_UCODE_DATA_DEFAULT 0x00000000 |
| 3378 | #define mmCP_PFP_UCODE_DATA_DEFAULT 0x00000000 |
| 3379 | #define mmCP_HYP_ME_UCODE_ADDR_DEFAULT 0x00000000 |
| 3380 | #define mmCP_ME_RAM_RADDR_DEFAULT 0x00000000 |
| 3381 | #define mmCP_ME_RAM_WADDR_DEFAULT 0x00000000 |
| 3382 | #define mmCP_HYP_ME_UCODE_DATA_DEFAULT 0x00000000 |
| 3383 | #define mmCP_ME_RAM_DATA_DEFAULT 0x00000000 |
| 3384 | #define mmCP_CE_UCODE_ADDR_DEFAULT 0x00000000 |
| 3385 | #define mmCP_HYP_CE_UCODE_ADDR_DEFAULT 0x00000000 |
| 3386 | #define mmCP_CE_UCODE_DATA_DEFAULT 0x00000000 |
| 3387 | #define mmCP_HYP_CE_UCODE_DATA_DEFAULT 0x00000000 |
| 3388 | #define mmCP_HYP_MEC1_UCODE_ADDR_DEFAULT 0x00000000 |
| 3389 | #define mmCP_MEC_ME1_UCODE_ADDR_DEFAULT 0x00000000 |
| 3390 | #define mmCP_HYP_MEC1_UCODE_DATA_DEFAULT 0x00000000 |
| 3391 | #define mmCP_MEC_ME1_UCODE_DATA_DEFAULT 0x00000000 |
| 3392 | #define mmCP_HYP_MEC2_UCODE_ADDR_DEFAULT 0x00000000 |
| 3393 | #define mmCP_MEC_ME2_UCODE_ADDR_DEFAULT 0x00000000 |
| 3394 | #define mmCP_HYP_MEC2_UCODE_DATA_DEFAULT 0x00000000 |
| 3395 | #define mmCP_MEC_ME2_UCODE_DATA_DEFAULT 0x00000000 |
| 3396 | #define mmRLC_GPM_UCODE_ADDR_DEFAULT 0x00000000 |
| 3397 | #define mmRLC_GPM_UCODE_DATA_DEFAULT 0x00000000 |
| 3398 | #define mmGRBM_GFX_INDEX_SR_SELECT_DEFAULT 0x00000000 |
| 3399 | #define mmGRBM_GFX_INDEX_SR_DATA_DEFAULT 0xe0000000 |
| 3400 | #define mmGRBM_GFX_CNTL_SR_SELECT_DEFAULT 0x00000000 |
| 3401 | #define mmGRBM_GFX_CNTL_SR_DATA_DEFAULT 0x00000000 |
| 3402 | #define mmGRBM_CAM_INDEX_DEFAULT 0x00000000 |
| 3403 | #define mmGRBM_HYP_CAM_INDEX_DEFAULT 0x00000000 |
| 3404 | #define mmGRBM_CAM_DATA_DEFAULT 0x00000000 |
| 3405 | #define mmGRBM_HYP_CAM_DATA_DEFAULT 0x00000000 |
| 3406 | #define mmRLC_GPU_IOV_VF_ENABLE_DEFAULT 0x00000000 |
| 3407 | #define mmRLC_GPU_IOV_CFG_REG6_DEFAULT 0x00000000 |
| 3408 | #define mmRLC_GPU_IOV_CFG_REG8_DEFAULT 0x00000000 |
| 3409 | #define mmRLC_RLCV_TIMER_INT_0_DEFAULT 0x00000000 |
| 3410 | #define mmRLC_RLCV_TIMER_CTRL_DEFAULT 0x00000000 |
| 3411 | #define mmRLC_RLCV_TIMER_STAT_DEFAULT 0x00000000 |
| 3412 | #define mmRLC_GPU_IOV_VF_DOORBELL_STATUS_DEFAULT 0x0000ffff |
| 3413 | #define mmRLC_GPU_IOV_VF_DOORBELL_STATUS_SET_DEFAULT 0x00000000 |
| 3414 | #define mmRLC_GPU_IOV_VF_DOORBELL_STATUS_CLR_DEFAULT 0x00000000 |
| 3415 | #define mmRLC_GPU_IOV_VF_MASK_DEFAULT 0x00010001 |
| 3416 | #define mmRLC_HYP_SEMAPHORE_2_DEFAULT 0x00000000 |
| 3417 | #define mmRLC_HYP_SEMAPHORE_3_DEFAULT 0x00000000 |
| 3418 | #define mmRLC_CLK_CNTL_DEFAULT 0x00000003 |
| 3419 | #define mmRLC_GPU_IOV_SCH_BLOCK_DEFAULT 0x00000000 |
| 3420 | #define mmRLC_GPU_IOV_CFG_REG1_DEFAULT 0x00000000 |
| 3421 | #define mmRLC_GPU_IOV_CFG_REG2_DEFAULT 0x00000000 |
| 3422 | #define mmRLC_GPU_IOV_VM_BUSY_STATUS_DEFAULT 0x00000000 |
| 3423 | #define mmRLC_GPU_IOV_SCH_0_DEFAULT 0x00000000 |
| 3424 | #define mmRLC_GPU_IOV_ACTIVE_FCN_ID_DEFAULT 0x00000000 |
| 3425 | #define mmRLC_GPU_IOV_SCH_3_DEFAULT 0x00000000 |
| 3426 | #define mmRLC_GPU_IOV_SCH_1_DEFAULT 0x00000000 |
| 3427 | #define mmRLC_GPU_IOV_SCH_2_DEFAULT 0x00000000 |
| 3428 | #define mmRLC_GPU_IOV_UCODE_ADDR_DEFAULT 0x00000000 |
| 3429 | #define mmRLC_GPU_IOV_UCODE_DATA_DEFAULT 0x00000000 |
| 3430 | #define mmRLC_GPU_IOV_SCRATCH_ADDR_DEFAULT 0x00000000 |
| 3431 | #define mmRLC_GPU_IOV_SCRATCH_DATA_DEFAULT 0x00000000 |
| 3432 | #define mmRLC_GPU_IOV_F32_CNTL_DEFAULT 0x00000000 |
| 3433 | #define mmRLC_GPU_IOV_F32_RESET_DEFAULT 0x00000000 |
| 3434 | #define mmRLC_GPU_IOV_SDMA0_STATUS_DEFAULT 0x00000000 |
| 3435 | #define mmRLC_GPU_IOV_SDMA1_STATUS_DEFAULT 0x00000000 |
| 3436 | #define mmRLC_GPU_IOV_SMU_RESPONSE_DEFAULT 0x00000000 |
| 3437 | #define mmRLC_GPU_IOV_VIRT_RESET_REQ_DEFAULT 0x00000000 |
| 3438 | #define mmRLC_GPU_IOV_RLC_RESPONSE_DEFAULT 0x00000000 |
| 3439 | #define mmRLC_GPU_IOV_INT_DISABLE_DEFAULT 0x00000000 |
| 3440 | #define mmRLC_GPU_IOV_INT_FORCE_DEFAULT 0x00000000 |
| 3441 | #define mmRLC_GPU_IOV_SDMA0_BUSY_STATUS_DEFAULT 0x00000000 |
| 3442 | #define mmRLC_GPU_IOV_SDMA1_BUSY_STATUS_DEFAULT 0x00000000 |
| 3443 | |
| 3444 | |
| 3445 | // addressBlock: gccacind |
| 3446 | #define ixGC_CAC_CNTL_DEFAULT 0x000001fe |
| 3447 | #define ixGC_CAC_OVR_SEL_DEFAULT 0x00000000 |
| 3448 | #define ixGC_CAC_OVR_VAL_DEFAULT 0x00000000 |
| 3449 | #define ixGC_CAC_WEIGHT_BCI_0_DEFAULT 0x00010001 |
| 3450 | #define ixGC_CAC_WEIGHT_CB_0_DEFAULT 0x00010001 |
| 3451 | #define ixGC_CAC_WEIGHT_CB_1_DEFAULT 0x00010001 |
| 3452 | #define ixGC_CAC_WEIGHT_CBR_0_DEFAULT 0x00010001 |
| 3453 | #define ixGC_CAC_WEIGHT_CBR_1_DEFAULT 0x00010001 |
| 3454 | #define ixGC_CAC_WEIGHT_CP_0_DEFAULT 0x00010001 |
| 3455 | #define ixGC_CAC_WEIGHT_CP_1_DEFAULT 0x00000001 |
| 3456 | #define ixGC_CAC_WEIGHT_DB_0_DEFAULT 0x00010001 |
| 3457 | #define ixGC_CAC_WEIGHT_DB_1_DEFAULT 0x00010001 |
| 3458 | #define ixGC_CAC_WEIGHT_DBR_0_DEFAULT 0x00010001 |
| 3459 | #define ixGC_CAC_WEIGHT_DBR_1_DEFAULT 0x00010001 |
| 3460 | #define ixGC_CAC_WEIGHT_GDS_0_DEFAULT 0x00010001 |
| 3461 | #define ixGC_CAC_WEIGHT_GDS_1_DEFAULT 0x00010001 |
| 3462 | #define ixGC_CAC_WEIGHT_IA_0_DEFAULT 0x00000001 |
| 3463 | #define ixGC_CAC_WEIGHT_LDS_0_DEFAULT 0x00010001 |
| 3464 | #define ixGC_CAC_WEIGHT_LDS_1_DEFAULT 0x00010001 |
| 3465 | #define ixGC_CAC_WEIGHT_PA_0_DEFAULT 0x00010001 |
| 3466 | #define ixGC_CAC_WEIGHT_PC_0_DEFAULT 0x00000001 |
| 3467 | #define ixGC_CAC_WEIGHT_SC_0_DEFAULT 0x00000001 |
| 3468 | #define ixGC_CAC_WEIGHT_SPI_0_DEFAULT 0x00010001 |
| 3469 | #define ixGC_CAC_WEIGHT_SPI_1_DEFAULT 0x00010001 |
| 3470 | #define ixGC_CAC_WEIGHT_SPI_2_DEFAULT 0x00010001 |
| 3471 | #define ixGC_CAC_WEIGHT_SQ_0_DEFAULT 0x00010001 |
| 3472 | #define ixGC_CAC_WEIGHT_SQ_1_DEFAULT 0x00010001 |
| 3473 | #define ixGC_CAC_WEIGHT_SQ_2_DEFAULT 0x00010001 |
| 3474 | #define ixGC_CAC_WEIGHT_SQ_3_DEFAULT 0x00010001 |
| 3475 | #define ixGC_CAC_WEIGHT_SQ_4_DEFAULT 0x00000001 |
| 3476 | #define ixGC_CAC_WEIGHT_SX_0_DEFAULT 0x00000001 |
| 3477 | #define ixGC_CAC_WEIGHT_SXRB_0_DEFAULT 0x00010001 |
| 3478 | #define ixGC_CAC_WEIGHT_TA_0_DEFAULT 0x00000001 |
| 3479 | #define ixGC_CAC_WEIGHT_TCC_0_DEFAULT 0x00010001 |
| 3480 | #define ixGC_CAC_WEIGHT_TCC_1_DEFAULT 0x00010001 |
| 3481 | #define ixGC_CAC_WEIGHT_TCC_2_DEFAULT 0x00000001 |
| 3482 | #define ixGC_CAC_WEIGHT_TCP_0_DEFAULT 0x00010001 |
| 3483 | #define ixGC_CAC_WEIGHT_TCP_1_DEFAULT 0x00010001 |
| 3484 | #define ixGC_CAC_WEIGHT_TCP_2_DEFAULT 0x00000001 |
| 3485 | #define ixGC_CAC_WEIGHT_TD_0_DEFAULT 0x00010001 |
| 3486 | #define ixGC_CAC_WEIGHT_TD_1_DEFAULT 0x00010001 |
| 3487 | #define ixGC_CAC_WEIGHT_TD_2_DEFAULT 0x00010001 |
| 3488 | #define ixGC_CAC_WEIGHT_VGT_0_DEFAULT 0x00010001 |
| 3489 | #define ixGC_CAC_WEIGHT_VGT_1_DEFAULT 0x00000001 |
| 3490 | #define ixGC_CAC_WEIGHT_WD_0_DEFAULT 0x00000001 |
| 3491 | #define ixGC_CAC_WEIGHT_CU_0_DEFAULT 0x00010001 |
| 3492 | #define ixGC_CAC_WEIGHT_CU_1_DEFAULT 0x00010001 |
| 3493 | #define ixGC_CAC_WEIGHT_CU_2_DEFAULT 0x00010001 |
| 3494 | #define ixGC_CAC_WEIGHT_CU_3_DEFAULT 0x00010001 |
| 3495 | #define ixGC_CAC_WEIGHT_CU_4_DEFAULT 0x00010001 |
| 3496 | #define ixGC_CAC_WEIGHT_CU_5_DEFAULT 0x00010001 |
| 3497 | #define ixGC_CAC_WEIGHT_CU_6_DEFAULT 0x00010001 |
| 3498 | #define ixGC_CAC_WEIGHT_CU_7_DEFAULT 0x00010001 |
| 3499 | #define ixGC_CAC_ACC_BCI0_DEFAULT 0x00000000 |
| 3500 | #define ixGC_CAC_ACC_CB0_DEFAULT 0x00000000 |
| 3501 | #define ixGC_CAC_ACC_CB1_DEFAULT 0x00000000 |
| 3502 | #define ixGC_CAC_ACC_CB2_DEFAULT 0x00000000 |
| 3503 | #define ixGC_CAC_ACC_CB3_DEFAULT 0x00000000 |
| 3504 | #define ixGC_CAC_ACC_CBR0_DEFAULT 0x00000000 |
| 3505 | #define ixGC_CAC_ACC_CBR1_DEFAULT 0x00000000 |
| 3506 | #define ixGC_CAC_ACC_CBR2_DEFAULT 0x00000000 |
| 3507 | #define ixGC_CAC_ACC_CBR3_DEFAULT 0x00000000 |
| 3508 | #define ixGC_CAC_ACC_CP0_DEFAULT 0x00000000 |
| 3509 | #define ixGC_CAC_ACC_CP1_DEFAULT 0x00000000 |
| 3510 | #define ixGC_CAC_ACC_CP2_DEFAULT 0x00000000 |
| 3511 | #define ixGC_CAC_ACC_DB0_DEFAULT 0x00000000 |
| 3512 | #define ixGC_CAC_ACC_DB1_DEFAULT 0x00000000 |
| 3513 | #define ixGC_CAC_ACC_DB2_DEFAULT 0x00000000 |
| 3514 | #define ixGC_CAC_ACC_DB3_DEFAULT 0x00000000 |
| 3515 | #define ixGC_CAC_ACC_DBR0_DEFAULT 0x00000000 |
| 3516 | #define ixGC_CAC_ACC_DBR1_DEFAULT 0x00000000 |
| 3517 | #define ixGC_CAC_ACC_DBR2_DEFAULT 0x00000000 |
| 3518 | #define ixGC_CAC_ACC_DBR3_DEFAULT 0x00000000 |
| 3519 | #define ixGC_CAC_ACC_GDS0_DEFAULT 0x00000000 |
| 3520 | #define ixGC_CAC_ACC_GDS1_DEFAULT 0x00000000 |
| 3521 | #define ixGC_CAC_ACC_GDS2_DEFAULT 0x00000000 |
| 3522 | #define ixGC_CAC_ACC_GDS3_DEFAULT 0x00000000 |
| 3523 | #define ixGC_CAC_ACC_IA0_DEFAULT 0x00000000 |
| 3524 | #define ixGC_CAC_ACC_LDS0_DEFAULT 0x00000000 |
| 3525 | #define ixGC_CAC_ACC_LDS1_DEFAULT 0x00000000 |
| 3526 | #define ixGC_CAC_ACC_LDS2_DEFAULT 0x00000000 |
| 3527 | #define ixGC_CAC_ACC_LDS3_DEFAULT 0x00000000 |
| 3528 | #define ixGC_CAC_ACC_PA0_DEFAULT 0x00000000 |
| 3529 | #define ixGC_CAC_ACC_PA1_DEFAULT 0x00000000 |
| 3530 | #define ixGC_CAC_ACC_PC0_DEFAULT 0x00000000 |
| 3531 | #define ixGC_CAC_ACC_SC0_DEFAULT 0x00000000 |
| 3532 | #define ixGC_CAC_ACC_SPI0_DEFAULT 0x00000000 |
| 3533 | #define ixGC_CAC_ACC_SPI1_DEFAULT 0x00000000 |
| 3534 | #define ixGC_CAC_ACC_SPI2_DEFAULT 0x00000000 |
| 3535 | #define ixGC_CAC_ACC_SPI3_DEFAULT 0x00000000 |
| 3536 | #define ixGC_CAC_ACC_SPI4_DEFAULT 0x00000000 |
| 3537 | #define ixGC_CAC_ACC_SPI5_DEFAULT 0x00000000 |
| 3538 | #define ixGC_CAC_WEIGHT_UTCL2_ATCL2_0_DEFAULT 0x00010001 |
| 3539 | #define ixGC_CAC_ACC_EA0_DEFAULT 0x00000000 |
| 3540 | #define ixGC_CAC_ACC_EA1_DEFAULT 0x00000000 |
| 3541 | #define ixGC_CAC_ACC_EA2_DEFAULT 0x00000000 |
| 3542 | #define ixGC_CAC_ACC_EA3_DEFAULT 0x00000000 |
| 3543 | #define ixGC_CAC_ACC_UTCL2_ATCL20_DEFAULT 0x00000000 |
| 3544 | #define ixGC_CAC_OVRD_EA_DEFAULT 0x00000000 |
| 3545 | #define ixGC_CAC_OVRD_UTCL2_ATCL2_DEFAULT 0x00000000 |
| 3546 | #define ixGC_CAC_WEIGHT_EA_0_DEFAULT 0x00010001 |
| 3547 | #define ixGC_CAC_WEIGHT_EA_1_DEFAULT 0x00010001 |
| 3548 | #define ixGC_CAC_WEIGHT_RMI_0_DEFAULT 0x00000001 |
| 3549 | #define ixGC_CAC_ACC_RMI0_DEFAULT 0x00000000 |
| 3550 | #define ixGC_CAC_OVRD_RMI_DEFAULT 0x00000000 |
| 3551 | #define ixGC_CAC_WEIGHT_UTCL2_ATCL2_1_DEFAULT 0x00010001 |
| 3552 | #define ixGC_CAC_ACC_UTCL2_ATCL21_DEFAULT 0x00000000 |
| 3553 | #define ixGC_CAC_ACC_UTCL2_ATCL22_DEFAULT 0x00000000 |
| 3554 | #define ixGC_CAC_ACC_UTCL2_ATCL23_DEFAULT 0x00000000 |
| 3555 | #define ixGC_CAC_ACC_EA4_DEFAULT 0x00000000 |
| 3556 | #define ixGC_CAC_ACC_EA5_DEFAULT 0x00000000 |
| 3557 | #define ixGC_CAC_WEIGHT_EA_2_DEFAULT 0x00010001 |
| 3558 | #define ixGC_CAC_ACC_SQ0_LOWER_DEFAULT 0x00000000 |
| 3559 | #define ixGC_CAC_ACC_SQ0_UPPER_DEFAULT 0x00000000 |
| 3560 | #define ixGC_CAC_ACC_SQ1_LOWER_DEFAULT 0x00000000 |
| 3561 | #define ixGC_CAC_ACC_SQ1_UPPER_DEFAULT 0x00000000 |
| 3562 | #define ixGC_CAC_ACC_SQ2_LOWER_DEFAULT 0x00000000 |
| 3563 | #define ixGC_CAC_ACC_SQ2_UPPER_DEFAULT 0x00000000 |
| 3564 | #define ixGC_CAC_ACC_SQ3_LOWER_DEFAULT 0x00000000 |
| 3565 | #define ixGC_CAC_ACC_SQ3_UPPER_DEFAULT 0x00000000 |
| 3566 | #define ixGC_CAC_ACC_SQ4_LOWER_DEFAULT 0x00000000 |
| 3567 | #define ixGC_CAC_ACC_SQ4_UPPER_DEFAULT 0x00000000 |
| 3568 | #define ixGC_CAC_ACC_SQ5_LOWER_DEFAULT 0x00000000 |
| 3569 | #define ixGC_CAC_ACC_SQ5_UPPER_DEFAULT 0x00000000 |
| 3570 | #define ixGC_CAC_ACC_SQ6_LOWER_DEFAULT 0x00000000 |
| 3571 | #define ixGC_CAC_ACC_SQ6_UPPER_DEFAULT 0x00000000 |
| 3572 | #define ixGC_CAC_ACC_SQ7_LOWER_DEFAULT 0x00000000 |
| 3573 | #define ixGC_CAC_ACC_SQ7_UPPER_DEFAULT 0x00000000 |
| 3574 | #define ixGC_CAC_ACC_SQ8_LOWER_DEFAULT 0x00000000 |
| 3575 | #define ixGC_CAC_ACC_SQ8_UPPER_DEFAULT 0x00000000 |
| 3576 | #define ixGC_CAC_ACC_SX0_DEFAULT 0x00000000 |
| 3577 | #define ixGC_CAC_ACC_SXRB0_DEFAULT 0x00000000 |
| 3578 | #define ixGC_CAC_ACC_SXRB1_DEFAULT 0x00000000 |
| 3579 | #define ixGC_CAC_ACC_TA0_DEFAULT 0x00000000 |
| 3580 | #define ixGC_CAC_ACC_TCC0_DEFAULT 0x00000000 |
| 3581 | #define ixGC_CAC_ACC_TCC1_DEFAULT 0x00000000 |
| 3582 | #define ixGC_CAC_ACC_TCC2_DEFAULT 0x00000000 |
| 3583 | #define ixGC_CAC_ACC_TCC3_DEFAULT 0x00000000 |
| 3584 | #define ixGC_CAC_ACC_TCC4_DEFAULT 0x00000000 |
| 3585 | #define ixGC_CAC_ACC_TCP0_DEFAULT 0x00000000 |
| 3586 | #define ixGC_CAC_ACC_TCP1_DEFAULT 0x00000000 |
| 3587 | #define ixGC_CAC_ACC_TCP2_DEFAULT 0x00000000 |
| 3588 | #define ixGC_CAC_ACC_TCP3_DEFAULT 0x00000000 |
| 3589 | #define ixGC_CAC_ACC_TCP4_DEFAULT 0x00000000 |
| 3590 | #define ixGC_CAC_ACC_TD0_DEFAULT 0x00000000 |
| 3591 | #define ixGC_CAC_ACC_TD1_DEFAULT 0x00000000 |
| 3592 | #define ixGC_CAC_ACC_TD2_DEFAULT 0x00000000 |
| 3593 | #define ixGC_CAC_ACC_TD3_DEFAULT 0x00000000 |
| 3594 | #define ixGC_CAC_ACC_TD4_DEFAULT 0x00000000 |
| 3595 | #define ixGC_CAC_ACC_TD5_DEFAULT 0x00000000 |
| 3596 | #define ixGC_CAC_ACC_VGT0_DEFAULT 0x00000000 |
| 3597 | #define ixGC_CAC_ACC_VGT1_DEFAULT 0x00000000 |
| 3598 | #define ixGC_CAC_ACC_VGT2_DEFAULT 0x00000000 |
| 3599 | #define ixGC_CAC_ACC_WD0_DEFAULT 0x00000000 |
| 3600 | #define ixGC_CAC_ACC_CU0_DEFAULT 0x00000000 |
| 3601 | #define ixGC_CAC_ACC_CU1_DEFAULT 0x00000000 |
| 3602 | #define ixGC_CAC_ACC_CU2_DEFAULT 0x00000000 |
| 3603 | #define ixGC_CAC_ACC_CU3_DEFAULT 0x00000000 |
| 3604 | #define ixGC_CAC_ACC_CU4_DEFAULT 0x00000000 |
| 3605 | #define ixGC_CAC_ACC_CU5_DEFAULT 0x00000000 |
| 3606 | #define ixGC_CAC_ACC_CU6_DEFAULT 0x00000000 |
| 3607 | #define ixGC_CAC_ACC_CU7_DEFAULT 0x00000000 |
| 3608 | #define ixGC_CAC_ACC_CU8_DEFAULT 0x00000000 |
| 3609 | #define ixGC_CAC_ACC_CU9_DEFAULT 0x00000000 |
| 3610 | #define ixGC_CAC_ACC_CU10_DEFAULT 0x00000000 |
| 3611 | #define ixGC_CAC_ACC_CU11_DEFAULT 0x00000000 |
| 3612 | #define ixGC_CAC_ACC_CU12_DEFAULT 0x00000000 |
| 3613 | #define ixGC_CAC_ACC_CU13_DEFAULT 0x00000000 |
| 3614 | #define ixGC_CAC_ACC_CU14_DEFAULT 0x00000000 |
| 3615 | #define ixGC_CAC_ACC_CU15_DEFAULT 0x00000000 |
| 3616 | #define ixGC_CAC_OVRD_BCI_DEFAULT 0x00000000 |
| 3617 | #define ixGC_CAC_OVRD_CB_DEFAULT 0x00000000 |
| 3618 | #define ixGC_CAC_OVRD_CBR_DEFAULT 0x00000000 |
| 3619 | #define ixGC_CAC_OVRD_CP_DEFAULT 0x00000000 |
| 3620 | #define ixGC_CAC_OVRD_DB_DEFAULT 0x00000000 |
| 3621 | #define ixGC_CAC_OVRD_DBR_DEFAULT 0x00000000 |
| 3622 | #define ixGC_CAC_OVRD_GDS_DEFAULT 0x00000000 |
| 3623 | #define ixGC_CAC_OVRD_IA_DEFAULT 0x00000000 |
| 3624 | #define ixGC_CAC_OVRD_LDS_DEFAULT 0x00000000 |
| 3625 | #define ixGC_CAC_OVRD_PA_DEFAULT 0x00000000 |
| 3626 | #define ixGC_CAC_OVRD_PC_DEFAULT 0x00000000 |
| 3627 | #define ixGC_CAC_OVRD_SC_DEFAULT 0x00000000 |
| 3628 | #define ixGC_CAC_OVRD_SPI_DEFAULT 0x00000000 |
| 3629 | #define ixGC_CAC_OVRD_CU_DEFAULT 0x00000000 |
| 3630 | #define ixGC_CAC_OVRD_SQ_DEFAULT 0x00000000 |
| 3631 | #define ixGC_CAC_OVRD_SX_DEFAULT 0x00000000 |
| 3632 | #define ixGC_CAC_OVRD_SXRB_DEFAULT 0x00000000 |
| 3633 | #define ixGC_CAC_OVRD_TA_DEFAULT 0x00000000 |
| 3634 | #define ixGC_CAC_OVRD_TCC_DEFAULT 0x00000000 |
| 3635 | #define ixGC_CAC_OVRD_TCP_DEFAULT 0x00000000 |
| 3636 | #define ixGC_CAC_OVRD_TD_DEFAULT 0x00000000 |
| 3637 | #define ixGC_CAC_OVRD_VGT_DEFAULT 0x00000000 |
| 3638 | #define ixGC_CAC_OVRD_WD_DEFAULT 0x00000000 |
| 3639 | #define ixGC_CAC_ACC_BCI1_DEFAULT 0x00000000 |
| 3640 | #define ixGC_CAC_WEIGHT_UTCL2_ATCL2_2_DEFAULT 0x00010001 |
| 3641 | #define ixGC_CAC_WEIGHT_UTCL2_ROUTER_0_DEFAULT 0x00010001 |
| 3642 | #define ixGC_CAC_WEIGHT_UTCL2_ROUTER_1_DEFAULT 0x00010001 |
| 3643 | #define ixGC_CAC_WEIGHT_UTCL2_ROUTER_2_DEFAULT 0x00010001 |
| 3644 | #define ixGC_CAC_WEIGHT_UTCL2_ROUTER_3_DEFAULT 0x00010001 |
| 3645 | #define ixGC_CAC_WEIGHT_UTCL2_ROUTER_4_DEFAULT 0x00010001 |
| 3646 | #define ixGC_CAC_WEIGHT_UTCL2_VML2_0_DEFAULT 0x00010001 |
| 3647 | #define ixGC_CAC_WEIGHT_UTCL2_VML2_1_DEFAULT 0x00010001 |
| 3648 | #define ixGC_CAC_WEIGHT_UTCL2_VML2_2_DEFAULT 0x00010001 |
| 3649 | #define ixGC_CAC_ACC_UTCL2_ATCL24_DEFAULT 0x00000000 |
| 3650 | #define ixGC_CAC_ACC_UTCL2_ROUTER0_DEFAULT 0x00000000 |
| 3651 | #define ixGC_CAC_ACC_UTCL2_ROUTER1_DEFAULT 0x00000000 |
| 3652 | #define ixGC_CAC_ACC_UTCL2_ROUTER2_DEFAULT 0x00000000 |
| 3653 | #define ixGC_CAC_ACC_UTCL2_ROUTER3_DEFAULT 0x00000000 |
| 3654 | #define ixGC_CAC_ACC_UTCL2_ROUTER4_DEFAULT 0x00000000 |
| 3655 | #define ixGC_CAC_ACC_UTCL2_ROUTER5_DEFAULT 0x00000000 |
| 3656 | #define ixGC_CAC_ACC_UTCL2_ROUTER6_DEFAULT 0x00000000 |
| 3657 | #define ixGC_CAC_ACC_UTCL2_ROUTER7_DEFAULT 0x00000000 |
| 3658 | #define ixGC_CAC_ACC_UTCL2_ROUTER8_DEFAULT 0x00000000 |
| 3659 | #define ixGC_CAC_ACC_UTCL2_ROUTER9_DEFAULT 0x00000000 |
| 3660 | #define ixGC_CAC_ACC_UTCL2_VML20_DEFAULT 0x00000000 |
| 3661 | #define ixGC_CAC_ACC_UTCL2_VML21_DEFAULT 0x00000000 |
| 3662 | #define ixGC_CAC_ACC_UTCL2_VML22_DEFAULT 0x00000000 |
| 3663 | #define ixGC_CAC_ACC_UTCL2_VML23_DEFAULT 0x00000000 |
| 3664 | #define ixGC_CAC_ACC_UTCL2_VML24_DEFAULT 0x00000000 |
| 3665 | #define ixGC_CAC_OVRD_UTCL2_ROUTER_DEFAULT 0x00000000 |
| 3666 | #define ixGC_CAC_OVRD_UTCL2_VML2_DEFAULT 0x00000000 |
| 3667 | #define ixGC_CAC_WEIGHT_UTCL2_WALKER_0_DEFAULT 0x00010001 |
| 3668 | #define ixGC_CAC_WEIGHT_UTCL2_WALKER_1_DEFAULT 0x00010001 |
| 3669 | #define ixGC_CAC_WEIGHT_UTCL2_WALKER_2_DEFAULT 0x00010001 |
| 3670 | #define ixGC_CAC_ACC_UTCL2_WALKER0_DEFAULT 0x00000000 |
| 3671 | #define ixGC_CAC_ACC_UTCL2_WALKER1_DEFAULT 0x00000000 |
| 3672 | #define ixGC_CAC_ACC_UTCL2_WALKER2_DEFAULT 0x00000000 |
| 3673 | #define ixGC_CAC_ACC_UTCL2_WALKER3_DEFAULT 0x00000000 |
| 3674 | #define ixGC_CAC_ACC_UTCL2_WALKER4_DEFAULT 0x00000000 |
| 3675 | #define ixGC_CAC_OVRD_UTCL2_WALKER_DEFAULT 0x00000000 |
| 3676 | |
| 3677 | |
| 3678 | // addressBlock: secacind |
| 3679 | #define ixSE_CAC_CNTL_DEFAULT 0x000001fe |
| 3680 | #define ixSE_CAC_OVR_SEL_DEFAULT 0x00000000 |
| 3681 | #define ixSE_CAC_OVR_VAL_DEFAULT 0x00000000 |
| 3682 | |
| 3683 | |
| 3684 | // addressBlock: sqind |
| 3685 | #define ixSQ_WAVE_MODE_DEFAULT 0x00000000 |
| 3686 | #define ixSQ_WAVE_STATUS_DEFAULT 0x00000000 |
| 3687 | #define ixSQ_WAVE_TRAPSTS_DEFAULT 0x00000000 |
| 3688 | #define ixSQ_WAVE_HW_ID_DEFAULT 0x00000000 |
| 3689 | #define ixSQ_WAVE_GPR_ALLOC_DEFAULT 0x00000000 |
| 3690 | #define ixSQ_WAVE_LDS_ALLOC_DEFAULT 0x00000000 |
| 3691 | #define ixSQ_WAVE_IB_STS_DEFAULT 0x00000000 |
| 3692 | #define ixSQ_WAVE_PC_LO_DEFAULT 0x00000000 |
| 3693 | #define ixSQ_WAVE_PC_HI_DEFAULT 0x00000000 |
| 3694 | #define ixSQ_WAVE_INST_DW0_DEFAULT 0x00000000 |
| 3695 | #define ixSQ_WAVE_INST_DW1_DEFAULT 0x00000000 |
| 3696 | #define ixSQ_WAVE_IB_DBG0_DEFAULT 0x00000000 |
| 3697 | #define ixSQ_WAVE_IB_DBG1_DEFAULT 0x00000000 |
| 3698 | #define ixSQ_WAVE_FLUSH_IB_DEFAULT 0x00000000 |
| 3699 | #define ixSQ_WAVE_TTMP0_DEFAULT 0x00000000 |
| 3700 | #define ixSQ_WAVE_TTMP1_DEFAULT 0x00000000 |
| 3701 | #define ixSQ_WAVE_TTMP2_DEFAULT 0x00000000 |
| 3702 | #define ixSQ_WAVE_TTMP3_DEFAULT 0x00000000 |
| 3703 | #define ixSQ_WAVE_TTMP4_DEFAULT 0x00000000 |
| 3704 | #define ixSQ_WAVE_TTMP5_DEFAULT 0x00000000 |
| 3705 | #define ixSQ_WAVE_TTMP6_DEFAULT 0x00000000 |
| 3706 | #define ixSQ_WAVE_TTMP7_DEFAULT 0x00000000 |
| 3707 | #define ixSQ_WAVE_TTMP8_DEFAULT 0x00000000 |
| 3708 | #define ixSQ_WAVE_TTMP9_DEFAULT 0x00000000 |
| 3709 | #define ixSQ_WAVE_TTMP10_DEFAULT 0x00000000 |
| 3710 | #define ixSQ_WAVE_TTMP11_DEFAULT 0x00000000 |
| 3711 | #define ixSQ_WAVE_TTMP12_DEFAULT 0x00000000 |
| 3712 | #define ixSQ_WAVE_TTMP13_DEFAULT 0x00000000 |
| 3713 | #define ixSQ_WAVE_TTMP14_DEFAULT 0x00000000 |
| 3714 | #define ixSQ_WAVE_TTMP15_DEFAULT 0x00000000 |
| 3715 | #define ixSQ_WAVE_M0_DEFAULT 0x00000000 |
| 3716 | #define ixSQ_WAVE_EXEC_LO_DEFAULT 0x00000000 |
| 3717 | #define ixSQ_WAVE_EXEC_HI_DEFAULT 0x00000000 |
| 3718 | #define ixSQ_INTERRUPT_WORD_AUTO_CTXID_DEFAULT 0x00000000 |
| 3719 | #define ixSQ_INTERRUPT_WORD_AUTO_HI_DEFAULT 0x00000000 |
| 3720 | #define ixSQ_INTERRUPT_WORD_AUTO_LO_DEFAULT 0x00000000 |
| 3721 | #define ixSQ_INTERRUPT_WORD_CMN_CTXID_DEFAULT 0x00000000 |
| 3722 | #define ixSQ_INTERRUPT_WORD_CMN_HI_DEFAULT 0x00000000 |
| 3723 | #define ixSQ_INTERRUPT_WORD_WAVE_CTXID_DEFAULT 0x00000000 |
| 3724 | #define ixSQ_INTERRUPT_WORD_WAVE_HI_DEFAULT 0x00000000 |
| 3725 | #define ixSQ_INTERRUPT_WORD_WAVE_LO_DEFAULT 0x00000000 |
| 3726 | |
| 3727 | |
| 3728 | // addressBlock: didtind |
| 3729 | #define ixDIDT_SQ_CTRL0_DEFAULT 0x0000ff00 |
| 3730 | #define ixDIDT_SQ_CTRL1_DEFAULT 0x00ff00ff |
| 3731 | #define ixDIDT_SQ_CTRL2_DEFAULT 0x18800004 |
| 3732 | #define ixDIDT_SQ_STALL_CTRL_DEFAULT 0x00fff000 |
| 3733 | #define ixDIDT_SQ_TUNING_CTRL_DEFAULT 0x00010004 |
| 3734 | #define ixDIDT_SQ_STALL_AUTO_RELEASE_CTRL_DEFAULT 0x00ffffff |
| 3735 | #define ixDIDT_SQ_CTRL3_DEFAULT 0x00038000 |
| 3736 | #define ixDIDT_SQ_STALL_PATTERN_1_2_DEFAULT 0x01010001 |
| 3737 | #define ixDIDT_SQ_STALL_PATTERN_3_4_DEFAULT 0x11110421 |
| 3738 | #define ixDIDT_SQ_STALL_PATTERN_5_6_DEFAULT 0x25291249 |
| 3739 | #define ixDIDT_SQ_STALL_PATTERN_7_DEFAULT 0x00002aaa |
| 3740 | #define ixDIDT_SQ_WEIGHT0_3_DEFAULT 0x00000000 |
| 3741 | #define ixDIDT_SQ_WEIGHT4_7_DEFAULT 0x00000000 |
| 3742 | #define ixDIDT_SQ_WEIGHT8_11_DEFAULT 0x00000000 |
| 3743 | #define ixDIDT_SQ_EDC_CTRL_DEFAULT 0x00001c00 |
| 3744 | #define ixDIDT_SQ_EDC_THRESHOLD_DEFAULT 0x00000000 |
| 3745 | #define ixDIDT_SQ_EDC_STALL_PATTERN_1_2_DEFAULT 0x01010001 |
| 3746 | #define ixDIDT_SQ_EDC_STALL_PATTERN_3_4_DEFAULT 0x11110421 |
| 3747 | #define ixDIDT_SQ_EDC_STALL_PATTERN_5_6_DEFAULT 0x25291249 |
| 3748 | #define ixDIDT_SQ_EDC_STALL_PATTERN_7_DEFAULT 0x00002aaa |
| 3749 | #define ixDIDT_SQ_EDC_STATUS_DEFAULT 0x00000000 |
| 3750 | #define ixDIDT_SQ_EDC_STALL_DELAY_1_DEFAULT 0x00000000 |
| 3751 | #define ixDIDT_SQ_EDC_STALL_DELAY_2_DEFAULT 0x00000000 |
| 3752 | #define ixDIDT_SQ_EDC_STALL_DELAY_3_DEFAULT 0x00000000 |
| 3753 | #define ixDIDT_SQ_EDC_STALL_DELAY_4_DEFAULT 0x00000000 |
| 3754 | #define ixDIDT_SQ_EDC_OVERFLOW_DEFAULT 0x00000000 |
| 3755 | #define ixDIDT_SQ_EDC_ROLLING_POWER_DELTA_DEFAULT 0x00000000 |
| 3756 | #define ixDIDT_DB_CTRL0_DEFAULT 0x0000ff00 |
| 3757 | #define ixDIDT_DB_CTRL1_DEFAULT 0x00ff00ff |
| 3758 | #define ixDIDT_DB_CTRL2_DEFAULT 0x18800004 |
| 3759 | #define ixDIDT_DB_STALL_CTRL_DEFAULT 0x00fff000 |
| 3760 | #define ixDIDT_DB_TUNING_CTRL_DEFAULT 0x00010004 |
| 3761 | #define ixDIDT_DB_STALL_AUTO_RELEASE_CTRL_DEFAULT 0x00ffffff |
| 3762 | #define ixDIDT_DB_CTRL3_DEFAULT 0x00038000 |
| 3763 | #define ixDIDT_DB_STALL_PATTERN_1_2_DEFAULT 0x01010001 |
| 3764 | #define ixDIDT_DB_STALL_PATTERN_3_4_DEFAULT 0x11110421 |
| 3765 | #define ixDIDT_DB_STALL_PATTERN_5_6_DEFAULT 0x25291249 |
| 3766 | #define ixDIDT_DB_STALL_PATTERN_7_DEFAULT 0x00002aaa |
| 3767 | #define ixDIDT_DB_WEIGHT0_3_DEFAULT 0x00000000 |
| 3768 | #define ixDIDT_DB_WEIGHT4_7_DEFAULT 0x00000000 |
| 3769 | #define ixDIDT_DB_WEIGHT8_11_DEFAULT 0x00000000 |
| 3770 | #define ixDIDT_DB_EDC_CTRL_DEFAULT 0x00001c00 |
| 3771 | #define ixDIDT_DB_EDC_THRESHOLD_DEFAULT 0x00000000 |
| 3772 | #define ixDIDT_DB_EDC_STALL_PATTERN_1_2_DEFAULT 0x01010001 |
| 3773 | #define ixDIDT_DB_EDC_STALL_PATTERN_3_4_DEFAULT 0x11110421 |
| 3774 | #define ixDIDT_DB_EDC_STALL_PATTERN_5_6_DEFAULT 0x25291249 |
| 3775 | #define ixDIDT_DB_EDC_STALL_PATTERN_7_DEFAULT 0x00002aaa |
| 3776 | #define ixDIDT_DB_EDC_STATUS_DEFAULT 0x00000000 |
| 3777 | #define ixDIDT_DB_EDC_STALL_DELAY_1_DEFAULT 0x00000000 |
| 3778 | #define ixDIDT_DB_EDC_OVERFLOW_DEFAULT 0x00000000 |
| 3779 | #define ixDIDT_DB_EDC_ROLLING_POWER_DELTA_DEFAULT 0x00000000 |
| 3780 | #define ixDIDT_TD_CTRL0_DEFAULT 0x0000ff00 |
| 3781 | #define ixDIDT_TD_CTRL1_DEFAULT 0x00ff00ff |
| 3782 | #define ixDIDT_TD_CTRL2_DEFAULT 0x18800004 |
| 3783 | #define ixDIDT_TD_STALL_CTRL_DEFAULT 0x00fff000 |
| 3784 | #define ixDIDT_TD_TUNING_CTRL_DEFAULT 0x00010004 |
| 3785 | #define ixDIDT_TD_STALL_AUTO_RELEASE_CTRL_DEFAULT 0x00ffffff |
| 3786 | #define ixDIDT_TD_CTRL3_DEFAULT 0x00038000 |
| 3787 | #define ixDIDT_TD_STALL_PATTERN_1_2_DEFAULT 0x01010001 |
| 3788 | #define ixDIDT_TD_STALL_PATTERN_3_4_DEFAULT 0x11110421 |
| 3789 | #define ixDIDT_TD_STALL_PATTERN_5_6_DEFAULT 0x25291249 |
| 3790 | #define ixDIDT_TD_STALL_PATTERN_7_DEFAULT 0x00002aaa |
| 3791 | #define ixDIDT_TD_WEIGHT0_3_DEFAULT 0x00000000 |
| 3792 | #define ixDIDT_TD_WEIGHT4_7_DEFAULT 0x00000000 |
| 3793 | #define ixDIDT_TD_WEIGHT8_11_DEFAULT 0x00000000 |
| 3794 | #define ixDIDT_TD_EDC_CTRL_DEFAULT 0x00001c00 |
| 3795 | #define ixDIDT_TD_EDC_THRESHOLD_DEFAULT 0x00000000 |
| 3796 | #define ixDIDT_TD_EDC_STALL_PATTERN_1_2_DEFAULT 0x01010001 |
| 3797 | #define ixDIDT_TD_EDC_STALL_PATTERN_3_4_DEFAULT 0x11110421 |
| 3798 | #define ixDIDT_TD_EDC_STALL_PATTERN_5_6_DEFAULT 0x25291249 |
| 3799 | #define ixDIDT_TD_EDC_STALL_PATTERN_7_DEFAULT 0x00002aaa |
| 3800 | #define ixDIDT_TD_EDC_STATUS_DEFAULT 0x00000000 |
| 3801 | #define ixDIDT_TD_EDC_STALL_DELAY_1_DEFAULT 0x00000000 |
| 3802 | #define ixDIDT_TD_EDC_STALL_DELAY_2_DEFAULT 0x00000000 |
| 3803 | #define ixDIDT_TD_EDC_STALL_DELAY_3_DEFAULT 0x00000000 |
| 3804 | #define ixDIDT_TD_EDC_STALL_DELAY_4_DEFAULT 0x00000000 |
| 3805 | #define ixDIDT_TD_EDC_OVERFLOW_DEFAULT 0x00000000 |
| 3806 | #define ixDIDT_TD_EDC_ROLLING_POWER_DELTA_DEFAULT 0x00000000 |
| 3807 | #define ixDIDT_TCP_CTRL0_DEFAULT 0x0000ff00 |
| 3808 | #define ixDIDT_TCP_CTRL1_DEFAULT 0x00ff00ff |
| 3809 | #define ixDIDT_TCP_CTRL2_DEFAULT 0x18800004 |
| 3810 | #define ixDIDT_TCP_STALL_CTRL_DEFAULT 0x00fff000 |
| 3811 | #define ixDIDT_TCP_TUNING_CTRL_DEFAULT 0x00010004 |
| 3812 | #define ixDIDT_TCP_STALL_AUTO_RELEASE_CTRL_DEFAULT 0x00ffffff |
| 3813 | #define ixDIDT_TCP_CTRL3_DEFAULT 0x00038000 |
| 3814 | #define ixDIDT_TCP_STALL_PATTERN_1_2_DEFAULT 0x01010001 |
| 3815 | #define ixDIDT_TCP_STALL_PATTERN_3_4_DEFAULT 0x11110421 |
| 3816 | #define ixDIDT_TCP_STALL_PATTERN_5_6_DEFAULT 0x25291249 |
| 3817 | #define ixDIDT_TCP_STALL_PATTERN_7_DEFAULT 0x00002aaa |
| 3818 | #define ixDIDT_TCP_WEIGHT0_3_DEFAULT 0x00000000 |
| 3819 | #define ixDIDT_TCP_WEIGHT4_7_DEFAULT 0x00000000 |
| 3820 | #define ixDIDT_TCP_WEIGHT8_11_DEFAULT 0x00000000 |
| 3821 | #define ixDIDT_TCP_EDC_CTRL_DEFAULT 0x00001c00 |
| 3822 | #define ixDIDT_TCP_EDC_THRESHOLD_DEFAULT 0x00000000 |
| 3823 | #define ixDIDT_TCP_EDC_STALL_PATTERN_1_2_DEFAULT 0x01010001 |
| 3824 | #define ixDIDT_TCP_EDC_STALL_PATTERN_3_4_DEFAULT 0x11110421 |
| 3825 | #define ixDIDT_TCP_EDC_STALL_PATTERN_5_6_DEFAULT 0x25291249 |
| 3826 | #define ixDIDT_TCP_EDC_STALL_PATTERN_7_DEFAULT 0x00002aaa |
| 3827 | #define ixDIDT_TCP_EDC_STATUS_DEFAULT 0x00000000 |
| 3828 | #define ixDIDT_TCP_EDC_STALL_DELAY_1_DEFAULT 0x00000000 |
| 3829 | #define ixDIDT_TCP_EDC_STALL_DELAY_2_DEFAULT 0x00000000 |
| 3830 | #define ixDIDT_TCP_EDC_STALL_DELAY_3_DEFAULT 0x00000000 |
| 3831 | #define ixDIDT_TCP_EDC_STALL_DELAY_4_DEFAULT 0x00000000 |
| 3832 | #define ixDIDT_TCP_EDC_OVERFLOW_DEFAULT 0x00000000 |
| 3833 | #define ixDIDT_TCP_EDC_ROLLING_POWER_DELTA_DEFAULT 0x00000000 |
| 3834 | #define ixDIDT_DBR_CTRL0_DEFAULT 0x0000ff00 |
| 3835 | #define ixDIDT_DBR_CTRL1_DEFAULT 0x00ff00ff |
| 3836 | #define ixDIDT_DBR_CTRL2_DEFAULT 0x18800004 |
| 3837 | #define ixDIDT_DBR_STALL_CTRL_DEFAULT 0x00fff000 |
| 3838 | #define ixDIDT_DBR_TUNING_CTRL_DEFAULT 0x00010004 |
| 3839 | #define ixDIDT_DBR_STALL_AUTO_RELEASE_CTRL_DEFAULT 0x00ffffff |
| 3840 | #define ixDIDT_DBR_CTRL3_DEFAULT 0x00038000 |
| 3841 | #define ixDIDT_DBR_STALL_PATTERN_1_2_DEFAULT 0x01010001 |
| 3842 | #define ixDIDT_DBR_STALL_PATTERN_3_4_DEFAULT 0x11110421 |
| 3843 | #define ixDIDT_DBR_STALL_PATTERN_5_6_DEFAULT 0x25291249 |
| 3844 | #define ixDIDT_DBR_STALL_PATTERN_7_DEFAULT 0x00002aaa |
| 3845 | #define ixDIDT_DBR_WEIGHT0_3_DEFAULT 0x00000000 |
| 3846 | #define ixDIDT_DBR_WEIGHT4_7_DEFAULT 0x00000000 |
| 3847 | #define ixDIDT_DBR_WEIGHT8_11_DEFAULT 0x00000000 |
| 3848 | #define ixDIDT_DBR_EDC_CTRL_DEFAULT 0x00001c00 |
| 3849 | #define ixDIDT_DBR_EDC_THRESHOLD_DEFAULT 0x00000000 |
| 3850 | #define ixDIDT_DBR_EDC_STALL_PATTERN_1_2_DEFAULT 0x01010001 |
| 3851 | #define ixDIDT_DBR_EDC_STALL_PATTERN_3_4_DEFAULT 0x11110421 |
| 3852 | #define ixDIDT_DBR_EDC_STALL_PATTERN_5_6_DEFAULT 0x25291249 |
| 3853 | #define ixDIDT_DBR_EDC_STALL_PATTERN_7_DEFAULT 0x00002aaa |
| 3854 | #define ixDIDT_DBR_EDC_STATUS_DEFAULT 0x00000000 |
| 3855 | #define ixDIDT_DBR_EDC_STALL_DELAY_1_DEFAULT 0x00000000 |
| 3856 | #define ixDIDT_DBR_EDC_OVERFLOW_DEFAULT 0x00000000 |
| 3857 | #define ixDIDT_DBR_EDC_ROLLING_POWER_DELTA_DEFAULT 0x00000000 |
| 3858 | #define ixDIDT_SQ_STALL_EVENT_COUNTER_DEFAULT 0x00000000 |
| 3859 | #define ixDIDT_DB_STALL_EVENT_COUNTER_DEFAULT 0x00000000 |
| 3860 | #define ixDIDT_TD_STALL_EVENT_COUNTER_DEFAULT 0x00000000 |
| 3861 | #define ixDIDT_TCP_STALL_EVENT_COUNTER_DEFAULT 0x00000000 |
| 3862 | #define ixDIDT_DBR_STALL_EVENT_COUNTER_DEFAULT 0x00000000 |
| 3863 | |
| 3864 | |
| 3865 | |
| 3866 | #endif |
| 3867 | |