| 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | * Author: Stanislaw Skowronek |
| 23 | */ |
| 24 | |
| 25 | #include <linux/module.h> |
| 26 | #include <linux/sched.h> |
| 27 | #include <linux/slab.h> |
| 28 | #include <linux/string_helpers.h> |
| 29 | |
| 30 | #include <linux/unaligned.h> |
| 31 | |
| 32 | #include <drm/drm_util.h> |
| 33 | |
| 34 | #define ATOM_DEBUG |
| 35 | |
| 36 | #include "atomfirmware.h" |
| 37 | #include "atom.h" |
| 38 | #include "atom-names.h" |
| 39 | #include "atom-bits.h" |
| 40 | #include "amdgpu.h" |
| 41 | |
| 42 | #define ATOM_COND_ABOVE 0 |
| 43 | #define ATOM_COND_ABOVEOREQUAL 1 |
| 44 | #define ATOM_COND_ALWAYS 2 |
| 45 | #define ATOM_COND_BELOW 3 |
| 46 | #define ATOM_COND_BELOWOREQUAL 4 |
| 47 | #define ATOM_COND_EQUAL 5 |
| 48 | #define ATOM_COND_NOTEQUAL 6 |
| 49 | |
| 50 | #define ATOM_PORT_ATI 0 |
| 51 | #define ATOM_PORT_PCI 1 |
| 52 | #define ATOM_PORT_SYSIO 2 |
| 53 | |
| 54 | #define ATOM_UNIT_MICROSEC 0 |
| 55 | #define ATOM_UNIT_MILLISEC 1 |
| 56 | |
| 57 | #define PLL_INDEX 2 |
| 58 | #define PLL_DATA 3 |
| 59 | |
| 60 | #define ATOM_CMD_TIMEOUT_SEC 20 |
| 61 | |
| 62 | typedef struct { |
| 63 | struct atom_context *ctx; |
| 64 | uint32_t *ps, *ws; |
| 65 | int ps_size, ws_size; |
| 66 | int ps_shift; |
| 67 | uint16_t start; |
| 68 | unsigned last_jump; |
| 69 | unsigned long last_jump_jiffies; |
| 70 | bool abort; |
| 71 | } atom_exec_context; |
| 72 | |
| 73 | int amdgpu_atom_debug; |
| 74 | static int amdgpu_atom_execute_table_locked(struct atom_context *ctx, int index, uint32_t *params, int params_size); |
| 75 | int amdgpu_atom_execute_table(struct atom_context *ctx, int index, uint32_t *params, int params_size); |
| 76 | |
| 77 | static uint32_t atom_arg_mask[8] = |
| 78 | { 0xFFFFFFFF, 0xFFFF, 0xFFFF00, 0xFFFF0000, 0xFF, 0xFF00, 0xFF0000, |
| 79 | 0xFF000000 }; |
| 80 | static int atom_arg_shift[8] = { 0, 0, 8, 16, 0, 8, 16, 24 }; |
| 81 | |
| 82 | static int atom_dst_to_src[8][4] = { |
| 83 | /* translate destination alignment field to the source alignment encoding */ |
| 84 | {0, 0, 0, 0}, |
| 85 | {1, 2, 3, 0}, |
| 86 | {1, 2, 3, 0}, |
| 87 | {1, 2, 3, 0}, |
| 88 | {4, 5, 6, 7}, |
| 89 | {4, 5, 6, 7}, |
| 90 | {4, 5, 6, 7}, |
| 91 | {4, 5, 6, 7}, |
| 92 | }; |
| 93 | static int atom_def_dst[8] = { 0, 0, 1, 2, 0, 1, 2, 3 }; |
| 94 | |
| 95 | static int debug_depth; |
| 96 | #ifdef ATOM_DEBUG |
| 97 | static void debug_print_spaces(int n) |
| 98 | { |
| 99 | while (n--) |
| 100 | printk(" " ); |
| 101 | } |
| 102 | |
| 103 | #define DEBUG(...) do if (amdgpu_atom_debug) { printk(KERN_DEBUG __VA_ARGS__); } while (0) |
| 104 | #define SDEBUG(...) do if (amdgpu_atom_debug) { printk(KERN_DEBUG); debug_print_spaces(debug_depth); printk(__VA_ARGS__); } while (0) |
| 105 | #else |
| 106 | #define DEBUG(...) do { } while (0) |
| 107 | #define SDEBUG(...) do { } while (0) |
| 108 | #endif |
| 109 | |
| 110 | static uint32_t atom_iio_execute(struct atom_context *ctx, int base, |
| 111 | uint32_t index, uint32_t data) |
| 112 | { |
| 113 | uint32_t temp = 0xCDCDCDCD; |
| 114 | |
| 115 | while (1) |
| 116 | switch (CU8(base)) { |
| 117 | case ATOM_IIO_NOP: |
| 118 | base++; |
| 119 | break; |
| 120 | case ATOM_IIO_READ: |
| 121 | temp = ctx->card->reg_read(ctx->card, CU16(base + 1)); |
| 122 | base += 3; |
| 123 | break; |
| 124 | case ATOM_IIO_WRITE: |
| 125 | ctx->card->reg_write(ctx->card, CU16(base + 1), temp); |
| 126 | base += 3; |
| 127 | break; |
| 128 | case ATOM_IIO_CLEAR: |
| 129 | temp &= |
| 130 | ~((0xFFFFFFFF >> (32 - CU8(base + 1))) << |
| 131 | CU8(base + 2)); |
| 132 | base += 3; |
| 133 | break; |
| 134 | case ATOM_IIO_SET: |
| 135 | temp |= |
| 136 | (0xFFFFFFFF >> (32 - CU8(base + 1))) << CU8(base + |
| 137 | 2); |
| 138 | base += 3; |
| 139 | break; |
| 140 | case ATOM_IIO_MOVE_INDEX: |
| 141 | temp &= |
| 142 | ~((0xFFFFFFFF >> (32 - CU8(base + 1))) << |
| 143 | CU8(base + 3)); |
| 144 | temp |= |
| 145 | ((index >> CU8(base + 2)) & |
| 146 | (0xFFFFFFFF >> (32 - CU8(base + 1)))) << CU8(base + |
| 147 | 3); |
| 148 | base += 4; |
| 149 | break; |
| 150 | case ATOM_IIO_MOVE_DATA: |
| 151 | temp &= |
| 152 | ~((0xFFFFFFFF >> (32 - CU8(base + 1))) << |
| 153 | CU8(base + 3)); |
| 154 | temp |= |
| 155 | ((data >> CU8(base + 2)) & |
| 156 | (0xFFFFFFFF >> (32 - CU8(base + 1)))) << CU8(base + |
| 157 | 3); |
| 158 | base += 4; |
| 159 | break; |
| 160 | case ATOM_IIO_MOVE_ATTR: |
| 161 | temp &= |
| 162 | ~((0xFFFFFFFF >> (32 - CU8(base + 1))) << |
| 163 | CU8(base + 3)); |
| 164 | temp |= |
| 165 | ((ctx-> |
| 166 | io_attr >> CU8(base + 2)) & (0xFFFFFFFF >> (32 - |
| 167 | CU8 |
| 168 | (base |
| 169 | + |
| 170 | 1)))) |
| 171 | << CU8(base + 3); |
| 172 | base += 4; |
| 173 | break; |
| 174 | case ATOM_IIO_END: |
| 175 | return temp; |
| 176 | default: |
| 177 | pr_info("Unknown IIO opcode\n" ); |
| 178 | return 0; |
| 179 | } |
| 180 | } |
| 181 | |
| 182 | static uint32_t atom_get_src_int(atom_exec_context *ctx, uint8_t attr, |
| 183 | int *ptr, uint32_t *saved, int print) |
| 184 | { |
| 185 | uint32_t idx, val = 0xCDCDCDCD, align, arg; |
| 186 | struct atom_context *gctx = ctx->ctx; |
| 187 | arg = attr & 7; |
| 188 | align = (attr >> 3) & 7; |
| 189 | switch (arg) { |
| 190 | case ATOM_ARG_REG: |
| 191 | idx = U16(*ptr); |
| 192 | (*ptr) += 2; |
| 193 | if (print) |
| 194 | DEBUG("REG[0x%04X]" , idx); |
| 195 | idx += gctx->reg_block; |
| 196 | switch (gctx->io_mode) { |
| 197 | case ATOM_IO_MM: |
| 198 | val = gctx->card->reg_read(gctx->card, idx); |
| 199 | break; |
| 200 | case ATOM_IO_PCI: |
| 201 | pr_info("PCI registers are not implemented\n" ); |
| 202 | return 0; |
| 203 | case ATOM_IO_SYSIO: |
| 204 | pr_info("SYSIO registers are not implemented\n" ); |
| 205 | return 0; |
| 206 | default: |
| 207 | if (!(gctx->io_mode & 0x80)) { |
| 208 | pr_info("Bad IO mode\n" ); |
| 209 | return 0; |
| 210 | } |
| 211 | if (!gctx->iio[gctx->io_mode & 0x7F]) { |
| 212 | pr_info("Undefined indirect IO read method %d\n" , |
| 213 | gctx->io_mode & 0x7F); |
| 214 | return 0; |
| 215 | } |
| 216 | val = |
| 217 | atom_iio_execute(ctx: gctx, |
| 218 | base: gctx->iio[gctx->io_mode & 0x7F], |
| 219 | index: idx, data: 0); |
| 220 | } |
| 221 | break; |
| 222 | case ATOM_ARG_PS: |
| 223 | idx = U8(*ptr); |
| 224 | (*ptr)++; |
| 225 | /* get_unaligned_le32 avoids unaligned accesses from atombios |
| 226 | * tables, noticed on a DEC Alpha. */ |
| 227 | if (idx < ctx->ps_size) |
| 228 | val = get_unaligned_le32(p: (u32 *)&ctx->ps[idx]); |
| 229 | else |
| 230 | pr_info("PS index out of range: %i > %i\n" , idx, ctx->ps_size); |
| 231 | if (print) |
| 232 | DEBUG("PS[0x%02X,0x%04X]" , idx, val); |
| 233 | break; |
| 234 | case ATOM_ARG_WS: |
| 235 | idx = U8(*ptr); |
| 236 | (*ptr)++; |
| 237 | if (print) |
| 238 | DEBUG("WS[0x%02X]" , idx); |
| 239 | switch (idx) { |
| 240 | case ATOM_WS_QUOTIENT: |
| 241 | val = gctx->divmul[0]; |
| 242 | break; |
| 243 | case ATOM_WS_REMAINDER: |
| 244 | val = gctx->divmul[1]; |
| 245 | break; |
| 246 | case ATOM_WS_DATAPTR: |
| 247 | val = gctx->data_block; |
| 248 | break; |
| 249 | case ATOM_WS_SHIFT: |
| 250 | val = gctx->shift; |
| 251 | break; |
| 252 | case ATOM_WS_OR_MASK: |
| 253 | val = 1 << gctx->shift; |
| 254 | break; |
| 255 | case ATOM_WS_AND_MASK: |
| 256 | val = ~(1 << gctx->shift); |
| 257 | break; |
| 258 | case ATOM_WS_FB_WINDOW: |
| 259 | val = gctx->fb_base; |
| 260 | break; |
| 261 | case ATOM_WS_ATTRIBUTES: |
| 262 | val = gctx->io_attr; |
| 263 | break; |
| 264 | case ATOM_WS_REGPTR: |
| 265 | val = gctx->reg_block; |
| 266 | break; |
| 267 | default: |
| 268 | if (idx < ctx->ws_size) |
| 269 | val = ctx->ws[idx]; |
| 270 | else |
| 271 | pr_info("WS index out of range: %i > %i\n" , idx, ctx->ws_size); |
| 272 | } |
| 273 | break; |
| 274 | case ATOM_ARG_ID: |
| 275 | idx = U16(*ptr); |
| 276 | (*ptr) += 2; |
| 277 | if (print) { |
| 278 | if (gctx->data_block) |
| 279 | DEBUG("ID[0x%04X+%04X]" , idx, gctx->data_block); |
| 280 | else |
| 281 | DEBUG("ID[0x%04X]" , idx); |
| 282 | } |
| 283 | val = U32(idx + gctx->data_block); |
| 284 | break; |
| 285 | case ATOM_ARG_FB: |
| 286 | idx = U8(*ptr); |
| 287 | (*ptr)++; |
| 288 | if ((gctx->fb_base + (idx * 4)) > gctx->scratch_size_bytes) { |
| 289 | DRM_ERROR("ATOM: fb read beyond scratch region: %d vs. %d\n" , |
| 290 | gctx->fb_base + (idx * 4), gctx->scratch_size_bytes); |
| 291 | val = 0; |
| 292 | } else |
| 293 | val = gctx->scratch[(gctx->fb_base / 4) + idx]; |
| 294 | if (print) |
| 295 | DEBUG("FB[0x%02X]" , idx); |
| 296 | break; |
| 297 | case ATOM_ARG_IMM: |
| 298 | switch (align) { |
| 299 | case ATOM_SRC_DWORD: |
| 300 | val = U32(*ptr); |
| 301 | (*ptr) += 4; |
| 302 | if (print) |
| 303 | DEBUG("IMM 0x%08X\n" , val); |
| 304 | break; |
| 305 | case ATOM_SRC_WORD0: |
| 306 | case ATOM_SRC_WORD8: |
| 307 | case ATOM_SRC_WORD16: |
| 308 | val = U16(*ptr); |
| 309 | (*ptr) += 2; |
| 310 | if (print) |
| 311 | DEBUG("IMM 0x%04X\n" , val); |
| 312 | break; |
| 313 | case ATOM_SRC_BYTE0: |
| 314 | case ATOM_SRC_BYTE8: |
| 315 | case ATOM_SRC_BYTE16: |
| 316 | case ATOM_SRC_BYTE24: |
| 317 | val = U8(*ptr); |
| 318 | (*ptr)++; |
| 319 | if (print) |
| 320 | DEBUG("IMM 0x%02X\n" , val); |
| 321 | break; |
| 322 | } |
| 323 | return val; |
| 324 | case ATOM_ARG_PLL: |
| 325 | idx = U8(*ptr); |
| 326 | (*ptr)++; |
| 327 | if (print) |
| 328 | DEBUG("PLL[0x%02X]" , idx); |
| 329 | val = gctx->card->pll_read(gctx->card, idx); |
| 330 | break; |
| 331 | case ATOM_ARG_MC: |
| 332 | idx = U8(*ptr); |
| 333 | (*ptr)++; |
| 334 | if (print) |
| 335 | DEBUG("MC[0x%02X]" , idx); |
| 336 | val = gctx->card->mc_read(gctx->card, idx); |
| 337 | break; |
| 338 | } |
| 339 | if (saved) |
| 340 | *saved = val; |
| 341 | val &= atom_arg_mask[align]; |
| 342 | val >>= atom_arg_shift[align]; |
| 343 | if (print) |
| 344 | switch (align) { |
| 345 | case ATOM_SRC_DWORD: |
| 346 | DEBUG(".[31:0] -> 0x%08X\n" , val); |
| 347 | break; |
| 348 | case ATOM_SRC_WORD0: |
| 349 | DEBUG(".[15:0] -> 0x%04X\n" , val); |
| 350 | break; |
| 351 | case ATOM_SRC_WORD8: |
| 352 | DEBUG(".[23:8] -> 0x%04X\n" , val); |
| 353 | break; |
| 354 | case ATOM_SRC_WORD16: |
| 355 | DEBUG(".[31:16] -> 0x%04X\n" , val); |
| 356 | break; |
| 357 | case ATOM_SRC_BYTE0: |
| 358 | DEBUG(".[7:0] -> 0x%02X\n" , val); |
| 359 | break; |
| 360 | case ATOM_SRC_BYTE8: |
| 361 | DEBUG(".[15:8] -> 0x%02X\n" , val); |
| 362 | break; |
| 363 | case ATOM_SRC_BYTE16: |
| 364 | DEBUG(".[23:16] -> 0x%02X\n" , val); |
| 365 | break; |
| 366 | case ATOM_SRC_BYTE24: |
| 367 | DEBUG(".[31:24] -> 0x%02X\n" , val); |
| 368 | break; |
| 369 | } |
| 370 | return val; |
| 371 | } |
| 372 | |
| 373 | static void atom_skip_src_int(atom_exec_context *ctx, uint8_t attr, int *ptr) |
| 374 | { |
| 375 | uint32_t align = (attr >> 3) & 7, arg = attr & 7; |
| 376 | switch (arg) { |
| 377 | case ATOM_ARG_REG: |
| 378 | case ATOM_ARG_ID: |
| 379 | (*ptr) += 2; |
| 380 | break; |
| 381 | case ATOM_ARG_PLL: |
| 382 | case ATOM_ARG_MC: |
| 383 | case ATOM_ARG_PS: |
| 384 | case ATOM_ARG_WS: |
| 385 | case ATOM_ARG_FB: |
| 386 | (*ptr)++; |
| 387 | break; |
| 388 | case ATOM_ARG_IMM: |
| 389 | switch (align) { |
| 390 | case ATOM_SRC_DWORD: |
| 391 | (*ptr) += 4; |
| 392 | return; |
| 393 | case ATOM_SRC_WORD0: |
| 394 | case ATOM_SRC_WORD8: |
| 395 | case ATOM_SRC_WORD16: |
| 396 | (*ptr) += 2; |
| 397 | return; |
| 398 | case ATOM_SRC_BYTE0: |
| 399 | case ATOM_SRC_BYTE8: |
| 400 | case ATOM_SRC_BYTE16: |
| 401 | case ATOM_SRC_BYTE24: |
| 402 | (*ptr)++; |
| 403 | return; |
| 404 | } |
| 405 | } |
| 406 | } |
| 407 | |
| 408 | static uint32_t atom_get_src(atom_exec_context *ctx, uint8_t attr, int *ptr) |
| 409 | { |
| 410 | return atom_get_src_int(ctx, attr, ptr, NULL, print: 1); |
| 411 | } |
| 412 | |
| 413 | static uint32_t atom_get_src_direct(atom_exec_context *ctx, uint8_t align, int *ptr) |
| 414 | { |
| 415 | uint32_t val = 0xCDCDCDCD; |
| 416 | |
| 417 | switch (align) { |
| 418 | case ATOM_SRC_DWORD: |
| 419 | val = U32(*ptr); |
| 420 | (*ptr) += 4; |
| 421 | break; |
| 422 | case ATOM_SRC_WORD0: |
| 423 | case ATOM_SRC_WORD8: |
| 424 | case ATOM_SRC_WORD16: |
| 425 | val = U16(*ptr); |
| 426 | (*ptr) += 2; |
| 427 | break; |
| 428 | case ATOM_SRC_BYTE0: |
| 429 | case ATOM_SRC_BYTE8: |
| 430 | case ATOM_SRC_BYTE16: |
| 431 | case ATOM_SRC_BYTE24: |
| 432 | val = U8(*ptr); |
| 433 | (*ptr)++; |
| 434 | break; |
| 435 | } |
| 436 | return val; |
| 437 | } |
| 438 | |
| 439 | static uint32_t atom_get_dst(atom_exec_context *ctx, int arg, uint8_t attr, |
| 440 | int *ptr, uint32_t *saved, int print) |
| 441 | { |
| 442 | return atom_get_src_int(ctx, |
| 443 | attr: arg | atom_dst_to_src[(attr >> 3) & |
| 444 | 7][(attr >> 6) & 3] << 3, |
| 445 | ptr, saved, print); |
| 446 | } |
| 447 | |
| 448 | static void atom_skip_dst(atom_exec_context *ctx, int arg, uint8_t attr, int *ptr) |
| 449 | { |
| 450 | atom_skip_src_int(ctx, |
| 451 | attr: arg | atom_dst_to_src[(attr >> 3) & 7][(attr >> 6) & |
| 452 | 3] << 3, ptr); |
| 453 | } |
| 454 | |
| 455 | static void atom_put_dst(atom_exec_context *ctx, int arg, uint8_t attr, |
| 456 | int *ptr, uint32_t val, uint32_t saved) |
| 457 | { |
| 458 | uint32_t align = |
| 459 | atom_dst_to_src[(attr >> 3) & 7][(attr >> 6) & 3], old_val = |
| 460 | val, idx; |
| 461 | struct atom_context *gctx = ctx->ctx; |
| 462 | old_val &= atom_arg_mask[align] >> atom_arg_shift[align]; |
| 463 | val <<= atom_arg_shift[align]; |
| 464 | val &= atom_arg_mask[align]; |
| 465 | saved &= ~atom_arg_mask[align]; |
| 466 | val |= saved; |
| 467 | switch (arg) { |
| 468 | case ATOM_ARG_REG: |
| 469 | idx = U16(*ptr); |
| 470 | (*ptr) += 2; |
| 471 | DEBUG("REG[0x%04X]" , idx); |
| 472 | idx += gctx->reg_block; |
| 473 | switch (gctx->io_mode) { |
| 474 | case ATOM_IO_MM: |
| 475 | if (idx == 0) |
| 476 | gctx->card->reg_write(gctx->card, idx, |
| 477 | val << 2); |
| 478 | else |
| 479 | gctx->card->reg_write(gctx->card, idx, val); |
| 480 | break; |
| 481 | case ATOM_IO_PCI: |
| 482 | pr_info("PCI registers are not implemented\n" ); |
| 483 | return; |
| 484 | case ATOM_IO_SYSIO: |
| 485 | pr_info("SYSIO registers are not implemented\n" ); |
| 486 | return; |
| 487 | default: |
| 488 | if (!(gctx->io_mode & 0x80)) { |
| 489 | pr_info("Bad IO mode\n" ); |
| 490 | return; |
| 491 | } |
| 492 | if (!gctx->iio[gctx->io_mode & 0xFF]) { |
| 493 | pr_info("Undefined indirect IO write method %d\n" , |
| 494 | gctx->io_mode & 0x7F); |
| 495 | return; |
| 496 | } |
| 497 | atom_iio_execute(ctx: gctx, base: gctx->iio[gctx->io_mode & 0xFF], |
| 498 | index: idx, data: val); |
| 499 | } |
| 500 | break; |
| 501 | case ATOM_ARG_PS: |
| 502 | idx = U8(*ptr); |
| 503 | (*ptr)++; |
| 504 | DEBUG("PS[0x%02X]" , idx); |
| 505 | if (idx >= ctx->ps_size) { |
| 506 | pr_info("PS index out of range: %i > %i\n" , idx, ctx->ps_size); |
| 507 | return; |
| 508 | } |
| 509 | ctx->ps[idx] = cpu_to_le32(val); |
| 510 | break; |
| 511 | case ATOM_ARG_WS: |
| 512 | idx = U8(*ptr); |
| 513 | (*ptr)++; |
| 514 | DEBUG("WS[0x%02X]" , idx); |
| 515 | switch (idx) { |
| 516 | case ATOM_WS_QUOTIENT: |
| 517 | gctx->divmul[0] = val; |
| 518 | break; |
| 519 | case ATOM_WS_REMAINDER: |
| 520 | gctx->divmul[1] = val; |
| 521 | break; |
| 522 | case ATOM_WS_DATAPTR: |
| 523 | gctx->data_block = val; |
| 524 | break; |
| 525 | case ATOM_WS_SHIFT: |
| 526 | gctx->shift = val; |
| 527 | break; |
| 528 | case ATOM_WS_OR_MASK: |
| 529 | case ATOM_WS_AND_MASK: |
| 530 | break; |
| 531 | case ATOM_WS_FB_WINDOW: |
| 532 | gctx->fb_base = val; |
| 533 | break; |
| 534 | case ATOM_WS_ATTRIBUTES: |
| 535 | gctx->io_attr = val; |
| 536 | break; |
| 537 | case ATOM_WS_REGPTR: |
| 538 | gctx->reg_block = val; |
| 539 | break; |
| 540 | default: |
| 541 | if (idx >= ctx->ws_size) { |
| 542 | pr_info("WS index out of range: %i > %i\n" , idx, ctx->ws_size); |
| 543 | return; |
| 544 | } |
| 545 | ctx->ws[idx] = val; |
| 546 | } |
| 547 | break; |
| 548 | case ATOM_ARG_FB: |
| 549 | idx = U8(*ptr); |
| 550 | (*ptr)++; |
| 551 | if ((gctx->fb_base + (idx * 4)) > gctx->scratch_size_bytes) { |
| 552 | DRM_ERROR("ATOM: fb write beyond scratch region: %d vs. %d\n" , |
| 553 | gctx->fb_base + (idx * 4), gctx->scratch_size_bytes); |
| 554 | } else |
| 555 | gctx->scratch[(gctx->fb_base / 4) + idx] = val; |
| 556 | DEBUG("FB[0x%02X]" , idx); |
| 557 | break; |
| 558 | case ATOM_ARG_PLL: |
| 559 | idx = U8(*ptr); |
| 560 | (*ptr)++; |
| 561 | DEBUG("PLL[0x%02X]" , idx); |
| 562 | gctx->card->pll_write(gctx->card, idx, val); |
| 563 | break; |
| 564 | case ATOM_ARG_MC: |
| 565 | idx = U8(*ptr); |
| 566 | (*ptr)++; |
| 567 | DEBUG("MC[0x%02X]" , idx); |
| 568 | gctx->card->mc_write(gctx->card, idx, val); |
| 569 | return; |
| 570 | } |
| 571 | switch (align) { |
| 572 | case ATOM_SRC_DWORD: |
| 573 | DEBUG(".[31:0] <- 0x%08X\n" , old_val); |
| 574 | break; |
| 575 | case ATOM_SRC_WORD0: |
| 576 | DEBUG(".[15:0] <- 0x%04X\n" , old_val); |
| 577 | break; |
| 578 | case ATOM_SRC_WORD8: |
| 579 | DEBUG(".[23:8] <- 0x%04X\n" , old_val); |
| 580 | break; |
| 581 | case ATOM_SRC_WORD16: |
| 582 | DEBUG(".[31:16] <- 0x%04X\n" , old_val); |
| 583 | break; |
| 584 | case ATOM_SRC_BYTE0: |
| 585 | DEBUG(".[7:0] <- 0x%02X\n" , old_val); |
| 586 | break; |
| 587 | case ATOM_SRC_BYTE8: |
| 588 | DEBUG(".[15:8] <- 0x%02X\n" , old_val); |
| 589 | break; |
| 590 | case ATOM_SRC_BYTE16: |
| 591 | DEBUG(".[23:16] <- 0x%02X\n" , old_val); |
| 592 | break; |
| 593 | case ATOM_SRC_BYTE24: |
| 594 | DEBUG(".[31:24] <- 0x%02X\n" , old_val); |
| 595 | break; |
| 596 | } |
| 597 | } |
| 598 | |
| 599 | static void atom_op_add(atom_exec_context *ctx, int *ptr, int arg) |
| 600 | { |
| 601 | uint8_t attr = U8((*ptr)++); |
| 602 | uint32_t dst, src, saved; |
| 603 | int dptr = *ptr; |
| 604 | SDEBUG(" dst: " ); |
| 605 | dst = atom_get_dst(ctx, arg, attr, ptr, saved: &saved, print: 1); |
| 606 | SDEBUG(" src: " ); |
| 607 | src = atom_get_src(ctx, attr, ptr); |
| 608 | dst += src; |
| 609 | SDEBUG(" dst: " ); |
| 610 | atom_put_dst(ctx, arg, attr, ptr: &dptr, val: dst, saved); |
| 611 | } |
| 612 | |
| 613 | static void atom_op_and(atom_exec_context *ctx, int *ptr, int arg) |
| 614 | { |
| 615 | uint8_t attr = U8((*ptr)++); |
| 616 | uint32_t dst, src, saved; |
| 617 | int dptr = *ptr; |
| 618 | SDEBUG(" dst: " ); |
| 619 | dst = atom_get_dst(ctx, arg, attr, ptr, saved: &saved, print: 1); |
| 620 | SDEBUG(" src: " ); |
| 621 | src = atom_get_src(ctx, attr, ptr); |
| 622 | dst &= src; |
| 623 | SDEBUG(" dst: " ); |
| 624 | atom_put_dst(ctx, arg, attr, ptr: &dptr, val: dst, saved); |
| 625 | } |
| 626 | |
| 627 | static void atom_op_beep(atom_exec_context *ctx, int *ptr, int arg) |
| 628 | { |
| 629 | printk("ATOM BIOS beeped!\n" ); |
| 630 | } |
| 631 | |
| 632 | static void atom_op_calltable(atom_exec_context *ctx, int *ptr, int arg) |
| 633 | { |
| 634 | int idx = U8((*ptr)++); |
| 635 | int r = 0; |
| 636 | |
| 637 | if (idx < ATOM_TABLE_NAMES_CNT) |
| 638 | SDEBUG(" table: %d (%s)\n" , idx, atom_table_names[idx]); |
| 639 | else |
| 640 | SDEBUG(" table: %d\n" , idx); |
| 641 | if (U16(ctx->ctx->cmd_table + 4 + 2 * idx)) |
| 642 | r = amdgpu_atom_execute_table_locked(ctx: ctx->ctx, index: idx, params: ctx->ps + ctx->ps_shift, params_size: ctx->ps_size - ctx->ps_shift); |
| 643 | if (r) { |
| 644 | ctx->abort = true; |
| 645 | } |
| 646 | } |
| 647 | |
| 648 | static void atom_op_clear(atom_exec_context *ctx, int *ptr, int arg) |
| 649 | { |
| 650 | uint8_t attr = U8((*ptr)++); |
| 651 | uint32_t saved; |
| 652 | int dptr = *ptr; |
| 653 | attr &= 0x38; |
| 654 | attr |= atom_def_dst[attr >> 3] << 6; |
| 655 | atom_get_dst(ctx, arg, attr, ptr, saved: &saved, print: 0); |
| 656 | SDEBUG(" dst: " ); |
| 657 | atom_put_dst(ctx, arg, attr, ptr: &dptr, val: 0, saved); |
| 658 | } |
| 659 | |
| 660 | static void atom_op_compare(atom_exec_context *ctx, int *ptr, int arg) |
| 661 | { |
| 662 | uint8_t attr = U8((*ptr)++); |
| 663 | uint32_t dst, src; |
| 664 | SDEBUG(" src1: " ); |
| 665 | dst = atom_get_dst(ctx, arg, attr, ptr, NULL, print: 1); |
| 666 | SDEBUG(" src2: " ); |
| 667 | src = atom_get_src(ctx, attr, ptr); |
| 668 | ctx->ctx->cs_equal = (dst == src); |
| 669 | ctx->ctx->cs_above = (dst > src); |
| 670 | SDEBUG(" result: %s %s\n" , ctx->ctx->cs_equal ? "EQ" : "NE" , |
| 671 | ctx->ctx->cs_above ? "GT" : "LE" ); |
| 672 | } |
| 673 | |
| 674 | static void atom_op_delay(atom_exec_context *ctx, int *ptr, int arg) |
| 675 | { |
| 676 | unsigned count = U8((*ptr)++); |
| 677 | SDEBUG(" count: %d\n" , count); |
| 678 | if (arg == ATOM_UNIT_MICROSEC) |
| 679 | udelay(usec: count); |
| 680 | else if (!drm_can_sleep()) |
| 681 | mdelay(count); |
| 682 | else |
| 683 | msleep(msecs: count); |
| 684 | } |
| 685 | |
| 686 | static void atom_op_div(atom_exec_context *ctx, int *ptr, int arg) |
| 687 | { |
| 688 | uint8_t attr = U8((*ptr)++); |
| 689 | uint32_t dst, src; |
| 690 | SDEBUG(" src1: " ); |
| 691 | dst = atom_get_dst(ctx, arg, attr, ptr, NULL, print: 1); |
| 692 | SDEBUG(" src2: " ); |
| 693 | src = atom_get_src(ctx, attr, ptr); |
| 694 | if (src != 0) { |
| 695 | ctx->ctx->divmul[0] = dst / src; |
| 696 | ctx->ctx->divmul[1] = dst % src; |
| 697 | } else { |
| 698 | ctx->ctx->divmul[0] = 0; |
| 699 | ctx->ctx->divmul[1] = 0; |
| 700 | } |
| 701 | } |
| 702 | |
| 703 | static void atom_op_div32(atom_exec_context *ctx, int *ptr, int arg) |
| 704 | { |
| 705 | uint64_t val64; |
| 706 | uint8_t attr = U8((*ptr)++); |
| 707 | uint32_t dst, src; |
| 708 | SDEBUG(" src1: " ); |
| 709 | dst = atom_get_dst(ctx, arg, attr, ptr, NULL, print: 1); |
| 710 | SDEBUG(" src2: " ); |
| 711 | src = atom_get_src(ctx, attr, ptr); |
| 712 | if (src != 0) { |
| 713 | val64 = dst; |
| 714 | val64 |= ((uint64_t)ctx->ctx->divmul[1]) << 32; |
| 715 | do_div(val64, src); |
| 716 | ctx->ctx->divmul[0] = lower_32_bits(val64); |
| 717 | ctx->ctx->divmul[1] = upper_32_bits(val64); |
| 718 | } else { |
| 719 | ctx->ctx->divmul[0] = 0; |
| 720 | ctx->ctx->divmul[1] = 0; |
| 721 | } |
| 722 | } |
| 723 | |
| 724 | static void atom_op_eot(atom_exec_context *ctx, int *ptr, int arg) |
| 725 | { |
| 726 | /* functionally, a nop */ |
| 727 | } |
| 728 | |
| 729 | static void atom_op_jump(atom_exec_context *ctx, int *ptr, int arg) |
| 730 | { |
| 731 | int execute = 0, target = U16(*ptr); |
| 732 | unsigned long cjiffies; |
| 733 | |
| 734 | (*ptr) += 2; |
| 735 | switch (arg) { |
| 736 | case ATOM_COND_ABOVE: |
| 737 | execute = ctx->ctx->cs_above; |
| 738 | break; |
| 739 | case ATOM_COND_ABOVEOREQUAL: |
| 740 | execute = ctx->ctx->cs_above || ctx->ctx->cs_equal; |
| 741 | break; |
| 742 | case ATOM_COND_ALWAYS: |
| 743 | execute = 1; |
| 744 | break; |
| 745 | case ATOM_COND_BELOW: |
| 746 | execute = !(ctx->ctx->cs_above || ctx->ctx->cs_equal); |
| 747 | break; |
| 748 | case ATOM_COND_BELOWOREQUAL: |
| 749 | execute = !ctx->ctx->cs_above; |
| 750 | break; |
| 751 | case ATOM_COND_EQUAL: |
| 752 | execute = ctx->ctx->cs_equal; |
| 753 | break; |
| 754 | case ATOM_COND_NOTEQUAL: |
| 755 | execute = !ctx->ctx->cs_equal; |
| 756 | break; |
| 757 | } |
| 758 | if (arg != ATOM_COND_ALWAYS) |
| 759 | SDEBUG(" taken: %s\n" , str_yes_no(execute)); |
| 760 | SDEBUG(" target: 0x%04X\n" , target); |
| 761 | if (execute) { |
| 762 | if (ctx->last_jump == (ctx->start + target)) { |
| 763 | cjiffies = jiffies; |
| 764 | if (time_after(cjiffies, ctx->last_jump_jiffies)) { |
| 765 | cjiffies -= ctx->last_jump_jiffies; |
| 766 | if ((jiffies_to_msecs(j: cjiffies) > ATOM_CMD_TIMEOUT_SEC*1000)) { |
| 767 | DRM_ERROR("atombios stuck in loop for more than %dsecs aborting\n" , |
| 768 | ATOM_CMD_TIMEOUT_SEC); |
| 769 | ctx->abort = true; |
| 770 | } |
| 771 | } else { |
| 772 | /* jiffies wrap around we will just wait a little longer */ |
| 773 | ctx->last_jump_jiffies = jiffies; |
| 774 | } |
| 775 | } else { |
| 776 | ctx->last_jump = ctx->start + target; |
| 777 | ctx->last_jump_jiffies = jiffies; |
| 778 | } |
| 779 | *ptr = ctx->start + target; |
| 780 | } |
| 781 | } |
| 782 | |
| 783 | static void atom_op_mask(atom_exec_context *ctx, int *ptr, int arg) |
| 784 | { |
| 785 | uint8_t attr = U8((*ptr)++); |
| 786 | uint32_t dst, mask, src, saved; |
| 787 | int dptr = *ptr; |
| 788 | SDEBUG(" dst: " ); |
| 789 | dst = atom_get_dst(ctx, arg, attr, ptr, saved: &saved, print: 1); |
| 790 | mask = atom_get_src_direct(ctx, align: ((attr >> 3) & 7), ptr); |
| 791 | SDEBUG(" mask: 0x%08x" , mask); |
| 792 | SDEBUG(" src: " ); |
| 793 | src = atom_get_src(ctx, attr, ptr); |
| 794 | dst &= mask; |
| 795 | dst |= src; |
| 796 | SDEBUG(" dst: " ); |
| 797 | atom_put_dst(ctx, arg, attr, ptr: &dptr, val: dst, saved); |
| 798 | } |
| 799 | |
| 800 | static void atom_op_move(atom_exec_context *ctx, int *ptr, int arg) |
| 801 | { |
| 802 | uint8_t attr = U8((*ptr)++); |
| 803 | uint32_t src, saved; |
| 804 | int dptr = *ptr; |
| 805 | if (((attr >> 3) & 7) != ATOM_SRC_DWORD) |
| 806 | atom_get_dst(ctx, arg, attr, ptr, saved: &saved, print: 0); |
| 807 | else { |
| 808 | atom_skip_dst(ctx, arg, attr, ptr); |
| 809 | saved = 0xCDCDCDCD; |
| 810 | } |
| 811 | SDEBUG(" src: " ); |
| 812 | src = atom_get_src(ctx, attr, ptr); |
| 813 | SDEBUG(" dst: " ); |
| 814 | atom_put_dst(ctx, arg, attr, ptr: &dptr, val: src, saved); |
| 815 | } |
| 816 | |
| 817 | static void atom_op_mul(atom_exec_context *ctx, int *ptr, int arg) |
| 818 | { |
| 819 | uint8_t attr = U8((*ptr)++); |
| 820 | uint32_t dst, src; |
| 821 | SDEBUG(" src1: " ); |
| 822 | dst = atom_get_dst(ctx, arg, attr, ptr, NULL, print: 1); |
| 823 | SDEBUG(" src2: " ); |
| 824 | src = atom_get_src(ctx, attr, ptr); |
| 825 | ctx->ctx->divmul[0] = dst * src; |
| 826 | } |
| 827 | |
| 828 | static void atom_op_mul32(atom_exec_context *ctx, int *ptr, int arg) |
| 829 | { |
| 830 | uint64_t val64; |
| 831 | uint8_t attr = U8((*ptr)++); |
| 832 | uint32_t dst, src; |
| 833 | SDEBUG(" src1: " ); |
| 834 | dst = atom_get_dst(ctx, arg, attr, ptr, NULL, print: 1); |
| 835 | SDEBUG(" src2: " ); |
| 836 | src = atom_get_src(ctx, attr, ptr); |
| 837 | val64 = (uint64_t)dst * (uint64_t)src; |
| 838 | ctx->ctx->divmul[0] = lower_32_bits(val64); |
| 839 | ctx->ctx->divmul[1] = upper_32_bits(val64); |
| 840 | } |
| 841 | |
| 842 | static void atom_op_nop(atom_exec_context *ctx, int *ptr, int arg) |
| 843 | { |
| 844 | /* nothing */ |
| 845 | } |
| 846 | |
| 847 | static void atom_op_or(atom_exec_context *ctx, int *ptr, int arg) |
| 848 | { |
| 849 | uint8_t attr = U8((*ptr)++); |
| 850 | uint32_t dst, src, saved; |
| 851 | int dptr = *ptr; |
| 852 | SDEBUG(" dst: " ); |
| 853 | dst = atom_get_dst(ctx, arg, attr, ptr, saved: &saved, print: 1); |
| 854 | SDEBUG(" src: " ); |
| 855 | src = atom_get_src(ctx, attr, ptr); |
| 856 | dst |= src; |
| 857 | SDEBUG(" dst: " ); |
| 858 | atom_put_dst(ctx, arg, attr, ptr: &dptr, val: dst, saved); |
| 859 | } |
| 860 | |
| 861 | static void atom_op_postcard(atom_exec_context *ctx, int *ptr, int arg) |
| 862 | { |
| 863 | uint8_t val = U8((*ptr)++); |
| 864 | SDEBUG("POST card output: 0x%02X\n" , val); |
| 865 | } |
| 866 | |
| 867 | static void atom_op_repeat(atom_exec_context *ctx, int *ptr, int arg) |
| 868 | { |
| 869 | pr_info("unimplemented!\n" ); |
| 870 | } |
| 871 | |
| 872 | static void atom_op_restorereg(atom_exec_context *ctx, int *ptr, int arg) |
| 873 | { |
| 874 | pr_info("unimplemented!\n" ); |
| 875 | } |
| 876 | |
| 877 | static void atom_op_savereg(atom_exec_context *ctx, int *ptr, int arg) |
| 878 | { |
| 879 | pr_info("unimplemented!\n" ); |
| 880 | } |
| 881 | |
| 882 | static void atom_op_setdatablock(atom_exec_context *ctx, int *ptr, int arg) |
| 883 | { |
| 884 | int idx = U8(*ptr); |
| 885 | (*ptr)++; |
| 886 | SDEBUG(" block: %d\n" , idx); |
| 887 | if (!idx) |
| 888 | ctx->ctx->data_block = 0; |
| 889 | else if (idx == 255) |
| 890 | ctx->ctx->data_block = ctx->start; |
| 891 | else |
| 892 | ctx->ctx->data_block = U16(ctx->ctx->data_table + 4 + 2 * idx); |
| 893 | SDEBUG(" base: 0x%04X\n" , ctx->ctx->data_block); |
| 894 | } |
| 895 | |
| 896 | static void atom_op_setfbbase(atom_exec_context *ctx, int *ptr, int arg) |
| 897 | { |
| 898 | uint8_t attr = U8((*ptr)++); |
| 899 | SDEBUG(" fb_base: " ); |
| 900 | ctx->ctx->fb_base = atom_get_src(ctx, attr, ptr); |
| 901 | } |
| 902 | |
| 903 | static void atom_op_setport(atom_exec_context *ctx, int *ptr, int arg) |
| 904 | { |
| 905 | int port; |
| 906 | switch (arg) { |
| 907 | case ATOM_PORT_ATI: |
| 908 | port = U16(*ptr); |
| 909 | if (port < ATOM_IO_NAMES_CNT) |
| 910 | SDEBUG(" port: %d (%s)\n" , port, atom_io_names[port]); |
| 911 | else |
| 912 | SDEBUG(" port: %d\n" , port); |
| 913 | if (!port) |
| 914 | ctx->ctx->io_mode = ATOM_IO_MM; |
| 915 | else |
| 916 | ctx->ctx->io_mode = ATOM_IO_IIO | port; |
| 917 | (*ptr) += 2; |
| 918 | break; |
| 919 | case ATOM_PORT_PCI: |
| 920 | ctx->ctx->io_mode = ATOM_IO_PCI; |
| 921 | (*ptr)++; |
| 922 | break; |
| 923 | case ATOM_PORT_SYSIO: |
| 924 | ctx->ctx->io_mode = ATOM_IO_SYSIO; |
| 925 | (*ptr)++; |
| 926 | break; |
| 927 | } |
| 928 | } |
| 929 | |
| 930 | static void atom_op_setregblock(atom_exec_context *ctx, int *ptr, int arg) |
| 931 | { |
| 932 | ctx->ctx->reg_block = U16(*ptr); |
| 933 | (*ptr) += 2; |
| 934 | SDEBUG(" base: 0x%04X\n" , ctx->ctx->reg_block); |
| 935 | } |
| 936 | |
| 937 | static void atom_op_shift_left(atom_exec_context *ctx, int *ptr, int arg) |
| 938 | { |
| 939 | uint8_t attr = U8((*ptr)++), shift; |
| 940 | uint32_t saved, dst; |
| 941 | int dptr = *ptr; |
| 942 | attr &= 0x38; |
| 943 | attr |= atom_def_dst[attr >> 3] << 6; |
| 944 | SDEBUG(" dst: " ); |
| 945 | dst = atom_get_dst(ctx, arg, attr, ptr, saved: &saved, print: 1); |
| 946 | shift = atom_get_src_direct(ctx, ATOM_SRC_BYTE0, ptr); |
| 947 | SDEBUG(" shift: %d\n" , shift); |
| 948 | dst <<= shift; |
| 949 | SDEBUG(" dst: " ); |
| 950 | atom_put_dst(ctx, arg, attr, ptr: &dptr, val: dst, saved); |
| 951 | } |
| 952 | |
| 953 | static void atom_op_shift_right(atom_exec_context *ctx, int *ptr, int arg) |
| 954 | { |
| 955 | uint8_t attr = U8((*ptr)++), shift; |
| 956 | uint32_t saved, dst; |
| 957 | int dptr = *ptr; |
| 958 | attr &= 0x38; |
| 959 | attr |= atom_def_dst[attr >> 3] << 6; |
| 960 | SDEBUG(" dst: " ); |
| 961 | dst = atom_get_dst(ctx, arg, attr, ptr, saved: &saved, print: 1); |
| 962 | shift = atom_get_src_direct(ctx, ATOM_SRC_BYTE0, ptr); |
| 963 | SDEBUG(" shift: %d\n" , shift); |
| 964 | dst >>= shift; |
| 965 | SDEBUG(" dst: " ); |
| 966 | atom_put_dst(ctx, arg, attr, ptr: &dptr, val: dst, saved); |
| 967 | } |
| 968 | |
| 969 | static void atom_op_shl(atom_exec_context *ctx, int *ptr, int arg) |
| 970 | { |
| 971 | uint8_t attr = U8((*ptr)++), shift; |
| 972 | uint32_t saved, dst; |
| 973 | int dptr = *ptr; |
| 974 | uint32_t dst_align = atom_dst_to_src[(attr >> 3) & 7][(attr >> 6) & 3]; |
| 975 | SDEBUG(" dst: " ); |
| 976 | dst = atom_get_dst(ctx, arg, attr, ptr, saved: &saved, print: 1); |
| 977 | /* op needs to full dst value */ |
| 978 | dst = saved; |
| 979 | shift = atom_get_src(ctx, attr, ptr); |
| 980 | SDEBUG(" shift: %d\n" , shift); |
| 981 | dst <<= shift; |
| 982 | dst &= atom_arg_mask[dst_align]; |
| 983 | dst >>= atom_arg_shift[dst_align]; |
| 984 | SDEBUG(" dst: " ); |
| 985 | atom_put_dst(ctx, arg, attr, ptr: &dptr, val: dst, saved); |
| 986 | } |
| 987 | |
| 988 | static void atom_op_shr(atom_exec_context *ctx, int *ptr, int arg) |
| 989 | { |
| 990 | uint8_t attr = U8((*ptr)++), shift; |
| 991 | uint32_t saved, dst; |
| 992 | int dptr = *ptr; |
| 993 | uint32_t dst_align = atom_dst_to_src[(attr >> 3) & 7][(attr >> 6) & 3]; |
| 994 | SDEBUG(" dst: " ); |
| 995 | dst = atom_get_dst(ctx, arg, attr, ptr, saved: &saved, print: 1); |
| 996 | /* op needs to full dst value */ |
| 997 | dst = saved; |
| 998 | shift = atom_get_src(ctx, attr, ptr); |
| 999 | SDEBUG(" shift: %d\n" , shift); |
| 1000 | dst >>= shift; |
| 1001 | dst &= atom_arg_mask[dst_align]; |
| 1002 | dst >>= atom_arg_shift[dst_align]; |
| 1003 | SDEBUG(" dst: " ); |
| 1004 | atom_put_dst(ctx, arg, attr, ptr: &dptr, val: dst, saved); |
| 1005 | } |
| 1006 | |
| 1007 | static void atom_op_sub(atom_exec_context *ctx, int *ptr, int arg) |
| 1008 | { |
| 1009 | uint8_t attr = U8((*ptr)++); |
| 1010 | uint32_t dst, src, saved; |
| 1011 | int dptr = *ptr; |
| 1012 | SDEBUG(" dst: " ); |
| 1013 | dst = atom_get_dst(ctx, arg, attr, ptr, saved: &saved, print: 1); |
| 1014 | SDEBUG(" src: " ); |
| 1015 | src = atom_get_src(ctx, attr, ptr); |
| 1016 | dst -= src; |
| 1017 | SDEBUG(" dst: " ); |
| 1018 | atom_put_dst(ctx, arg, attr, ptr: &dptr, val: dst, saved); |
| 1019 | } |
| 1020 | |
| 1021 | static void atom_op_switch(atom_exec_context *ctx, int *ptr, int arg) |
| 1022 | { |
| 1023 | uint8_t attr = U8((*ptr)++); |
| 1024 | uint32_t src, val, target; |
| 1025 | SDEBUG(" switch: " ); |
| 1026 | src = atom_get_src(ctx, attr, ptr); |
| 1027 | while (U16(*ptr) != ATOM_CASE_END) |
| 1028 | if (U8(*ptr) == ATOM_CASE_MAGIC) { |
| 1029 | (*ptr)++; |
| 1030 | SDEBUG(" case: " ); |
| 1031 | val = |
| 1032 | atom_get_src(ctx, attr: (attr & 0x38) | ATOM_ARG_IMM, |
| 1033 | ptr); |
| 1034 | target = U16(*ptr); |
| 1035 | if (val == src) { |
| 1036 | SDEBUG(" target: %04X\n" , target); |
| 1037 | *ptr = ctx->start + target; |
| 1038 | return; |
| 1039 | } |
| 1040 | (*ptr) += 2; |
| 1041 | } else { |
| 1042 | pr_info("Bad case\n" ); |
| 1043 | return; |
| 1044 | } |
| 1045 | (*ptr) += 2; |
| 1046 | } |
| 1047 | |
| 1048 | static void atom_op_test(atom_exec_context *ctx, int *ptr, int arg) |
| 1049 | { |
| 1050 | uint8_t attr = U8((*ptr)++); |
| 1051 | uint32_t dst, src; |
| 1052 | SDEBUG(" src1: " ); |
| 1053 | dst = atom_get_dst(ctx, arg, attr, ptr, NULL, print: 1); |
| 1054 | SDEBUG(" src2: " ); |
| 1055 | src = atom_get_src(ctx, attr, ptr); |
| 1056 | ctx->ctx->cs_equal = ((dst & src) == 0); |
| 1057 | SDEBUG(" result: %s\n" , ctx->ctx->cs_equal ? "EQ" : "NE" ); |
| 1058 | } |
| 1059 | |
| 1060 | static void atom_op_xor(atom_exec_context *ctx, int *ptr, int arg) |
| 1061 | { |
| 1062 | uint8_t attr = U8((*ptr)++); |
| 1063 | uint32_t dst, src, saved; |
| 1064 | int dptr = *ptr; |
| 1065 | SDEBUG(" dst: " ); |
| 1066 | dst = atom_get_dst(ctx, arg, attr, ptr, saved: &saved, print: 1); |
| 1067 | SDEBUG(" src: " ); |
| 1068 | src = atom_get_src(ctx, attr, ptr); |
| 1069 | dst ^= src; |
| 1070 | SDEBUG(" dst: " ); |
| 1071 | atom_put_dst(ctx, arg, attr, ptr: &dptr, val: dst, saved); |
| 1072 | } |
| 1073 | |
| 1074 | static void atom_op_debug(atom_exec_context *ctx, int *ptr, int arg) |
| 1075 | { |
| 1076 | uint8_t val = U8((*ptr)++); |
| 1077 | SDEBUG("DEBUG output: 0x%02X\n" , val); |
| 1078 | } |
| 1079 | |
| 1080 | static void atom_op_processds(atom_exec_context *ctx, int *ptr, int arg) |
| 1081 | { |
| 1082 | uint16_t val = U16(*ptr); |
| 1083 | (*ptr) += val + 2; |
| 1084 | SDEBUG("PROCESSDS output: 0x%02X\n" , val); |
| 1085 | } |
| 1086 | |
| 1087 | static struct { |
| 1088 | void (*func) (atom_exec_context *, int *, int); |
| 1089 | int arg; |
| 1090 | } opcode_table[ATOM_OP_CNT] = { |
| 1091 | { |
| 1092 | NULL, 0}, { |
| 1093 | atom_op_move, ATOM_ARG_REG}, { |
| 1094 | atom_op_move, ATOM_ARG_PS}, { |
| 1095 | atom_op_move, ATOM_ARG_WS}, { |
| 1096 | atom_op_move, ATOM_ARG_FB}, { |
| 1097 | atom_op_move, ATOM_ARG_PLL}, { |
| 1098 | atom_op_move, ATOM_ARG_MC}, { |
| 1099 | atom_op_and, ATOM_ARG_REG}, { |
| 1100 | atom_op_and, ATOM_ARG_PS}, { |
| 1101 | atom_op_and, ATOM_ARG_WS}, { |
| 1102 | atom_op_and, ATOM_ARG_FB}, { |
| 1103 | atom_op_and, ATOM_ARG_PLL}, { |
| 1104 | atom_op_and, ATOM_ARG_MC}, { |
| 1105 | atom_op_or, ATOM_ARG_REG}, { |
| 1106 | atom_op_or, ATOM_ARG_PS}, { |
| 1107 | atom_op_or, ATOM_ARG_WS}, { |
| 1108 | atom_op_or, ATOM_ARG_FB}, { |
| 1109 | atom_op_or, ATOM_ARG_PLL}, { |
| 1110 | atom_op_or, ATOM_ARG_MC}, { |
| 1111 | atom_op_shift_left, ATOM_ARG_REG}, { |
| 1112 | atom_op_shift_left, ATOM_ARG_PS}, { |
| 1113 | atom_op_shift_left, ATOM_ARG_WS}, { |
| 1114 | atom_op_shift_left, ATOM_ARG_FB}, { |
| 1115 | atom_op_shift_left, ATOM_ARG_PLL}, { |
| 1116 | atom_op_shift_left, ATOM_ARG_MC}, { |
| 1117 | atom_op_shift_right, ATOM_ARG_REG}, { |
| 1118 | atom_op_shift_right, ATOM_ARG_PS}, { |
| 1119 | atom_op_shift_right, ATOM_ARG_WS}, { |
| 1120 | atom_op_shift_right, ATOM_ARG_FB}, { |
| 1121 | atom_op_shift_right, ATOM_ARG_PLL}, { |
| 1122 | atom_op_shift_right, ATOM_ARG_MC}, { |
| 1123 | atom_op_mul, ATOM_ARG_REG}, { |
| 1124 | atom_op_mul, ATOM_ARG_PS}, { |
| 1125 | atom_op_mul, ATOM_ARG_WS}, { |
| 1126 | atom_op_mul, ATOM_ARG_FB}, { |
| 1127 | atom_op_mul, ATOM_ARG_PLL}, { |
| 1128 | atom_op_mul, ATOM_ARG_MC}, { |
| 1129 | atom_op_div, ATOM_ARG_REG}, { |
| 1130 | atom_op_div, ATOM_ARG_PS}, { |
| 1131 | atom_op_div, ATOM_ARG_WS}, { |
| 1132 | atom_op_div, ATOM_ARG_FB}, { |
| 1133 | atom_op_div, ATOM_ARG_PLL}, { |
| 1134 | atom_op_div, ATOM_ARG_MC}, { |
| 1135 | atom_op_add, ATOM_ARG_REG}, { |
| 1136 | atom_op_add, ATOM_ARG_PS}, { |
| 1137 | atom_op_add, ATOM_ARG_WS}, { |
| 1138 | atom_op_add, ATOM_ARG_FB}, { |
| 1139 | atom_op_add, ATOM_ARG_PLL}, { |
| 1140 | atom_op_add, ATOM_ARG_MC}, { |
| 1141 | atom_op_sub, ATOM_ARG_REG}, { |
| 1142 | atom_op_sub, ATOM_ARG_PS}, { |
| 1143 | atom_op_sub, ATOM_ARG_WS}, { |
| 1144 | atom_op_sub, ATOM_ARG_FB}, { |
| 1145 | atom_op_sub, ATOM_ARG_PLL}, { |
| 1146 | atom_op_sub, ATOM_ARG_MC}, { |
| 1147 | atom_op_setport, ATOM_PORT_ATI}, { |
| 1148 | atom_op_setport, ATOM_PORT_PCI}, { |
| 1149 | atom_op_setport, ATOM_PORT_SYSIO}, { |
| 1150 | atom_op_setregblock, 0}, { |
| 1151 | atom_op_setfbbase, 0}, { |
| 1152 | atom_op_compare, ATOM_ARG_REG}, { |
| 1153 | atom_op_compare, ATOM_ARG_PS}, { |
| 1154 | atom_op_compare, ATOM_ARG_WS}, { |
| 1155 | atom_op_compare, ATOM_ARG_FB}, { |
| 1156 | atom_op_compare, ATOM_ARG_PLL}, { |
| 1157 | atom_op_compare, ATOM_ARG_MC}, { |
| 1158 | atom_op_switch, 0}, { |
| 1159 | atom_op_jump, ATOM_COND_ALWAYS}, { |
| 1160 | atom_op_jump, ATOM_COND_EQUAL}, { |
| 1161 | atom_op_jump, ATOM_COND_BELOW}, { |
| 1162 | atom_op_jump, ATOM_COND_ABOVE}, { |
| 1163 | atom_op_jump, ATOM_COND_BELOWOREQUAL}, { |
| 1164 | atom_op_jump, ATOM_COND_ABOVEOREQUAL}, { |
| 1165 | atom_op_jump, ATOM_COND_NOTEQUAL}, { |
| 1166 | atom_op_test, ATOM_ARG_REG}, { |
| 1167 | atom_op_test, ATOM_ARG_PS}, { |
| 1168 | atom_op_test, ATOM_ARG_WS}, { |
| 1169 | atom_op_test, ATOM_ARG_FB}, { |
| 1170 | atom_op_test, ATOM_ARG_PLL}, { |
| 1171 | atom_op_test, ATOM_ARG_MC}, { |
| 1172 | atom_op_delay, ATOM_UNIT_MILLISEC}, { |
| 1173 | atom_op_delay, ATOM_UNIT_MICROSEC}, { |
| 1174 | atom_op_calltable, 0}, { |
| 1175 | atom_op_repeat, 0}, { |
| 1176 | atom_op_clear, ATOM_ARG_REG}, { |
| 1177 | atom_op_clear, ATOM_ARG_PS}, { |
| 1178 | atom_op_clear, ATOM_ARG_WS}, { |
| 1179 | atom_op_clear, ATOM_ARG_FB}, { |
| 1180 | atom_op_clear, ATOM_ARG_PLL}, { |
| 1181 | atom_op_clear, ATOM_ARG_MC}, { |
| 1182 | atom_op_nop, 0}, { |
| 1183 | atom_op_eot, 0}, { |
| 1184 | atom_op_mask, ATOM_ARG_REG}, { |
| 1185 | atom_op_mask, ATOM_ARG_PS}, { |
| 1186 | atom_op_mask, ATOM_ARG_WS}, { |
| 1187 | atom_op_mask, ATOM_ARG_FB}, { |
| 1188 | atom_op_mask, ATOM_ARG_PLL}, { |
| 1189 | atom_op_mask, ATOM_ARG_MC}, { |
| 1190 | atom_op_postcard, 0}, { |
| 1191 | atom_op_beep, 0}, { |
| 1192 | atom_op_savereg, 0}, { |
| 1193 | atom_op_restorereg, 0}, { |
| 1194 | atom_op_setdatablock, 0}, { |
| 1195 | atom_op_xor, ATOM_ARG_REG}, { |
| 1196 | atom_op_xor, ATOM_ARG_PS}, { |
| 1197 | atom_op_xor, ATOM_ARG_WS}, { |
| 1198 | atom_op_xor, ATOM_ARG_FB}, { |
| 1199 | atom_op_xor, ATOM_ARG_PLL}, { |
| 1200 | atom_op_xor, ATOM_ARG_MC}, { |
| 1201 | atom_op_shl, ATOM_ARG_REG}, { |
| 1202 | atom_op_shl, ATOM_ARG_PS}, { |
| 1203 | atom_op_shl, ATOM_ARG_WS}, { |
| 1204 | atom_op_shl, ATOM_ARG_FB}, { |
| 1205 | atom_op_shl, ATOM_ARG_PLL}, { |
| 1206 | atom_op_shl, ATOM_ARG_MC}, { |
| 1207 | atom_op_shr, ATOM_ARG_REG}, { |
| 1208 | atom_op_shr, ATOM_ARG_PS}, { |
| 1209 | atom_op_shr, ATOM_ARG_WS}, { |
| 1210 | atom_op_shr, ATOM_ARG_FB}, { |
| 1211 | atom_op_shr, ATOM_ARG_PLL}, { |
| 1212 | atom_op_shr, ATOM_ARG_MC}, { |
| 1213 | atom_op_debug, 0}, { |
| 1214 | atom_op_processds, 0}, { |
| 1215 | atom_op_mul32, ATOM_ARG_PS}, { |
| 1216 | atom_op_mul32, ATOM_ARG_WS}, { |
| 1217 | atom_op_div32, ATOM_ARG_PS}, { |
| 1218 | atom_op_div32, ATOM_ARG_WS}, |
| 1219 | }; |
| 1220 | |
| 1221 | static int amdgpu_atom_execute_table_locked(struct atom_context *ctx, int index, uint32_t *params, int params_size) |
| 1222 | { |
| 1223 | int base = CU16(ctx->cmd_table + 4 + 2 * index); |
| 1224 | int len, ws, ps, ptr; |
| 1225 | unsigned char op; |
| 1226 | atom_exec_context ectx; |
| 1227 | int ret = 0; |
| 1228 | |
| 1229 | if (!base) |
| 1230 | return -EINVAL; |
| 1231 | |
| 1232 | len = CU16(base + ATOM_CT_SIZE_PTR); |
| 1233 | ws = CU8(base + ATOM_CT_WS_PTR); |
| 1234 | ps = CU8(base + ATOM_CT_PS_PTR) & ATOM_CT_PS_MASK; |
| 1235 | ptr = base + ATOM_CT_CODE_PTR; |
| 1236 | |
| 1237 | SDEBUG(">> execute %04X (len %d, WS %d, PS %d)\n" , base, len, ws, ps); |
| 1238 | |
| 1239 | ectx.ctx = ctx; |
| 1240 | ectx.ps_shift = ps / 4; |
| 1241 | ectx.start = base; |
| 1242 | ectx.ps = params; |
| 1243 | ectx.ps_size = params_size; |
| 1244 | ectx.abort = false; |
| 1245 | ectx.last_jump = 0; |
| 1246 | ectx.last_jump_jiffies = 0; |
| 1247 | if (ws) { |
| 1248 | ectx.ws = kcalloc(4, ws, GFP_KERNEL); |
| 1249 | if (!ectx.ws) { |
| 1250 | ret = -ENOMEM; |
| 1251 | goto free; |
| 1252 | } |
| 1253 | ectx.ws_size = ws; |
| 1254 | } else { |
| 1255 | ectx.ws = NULL; |
| 1256 | ectx.ws_size = 0; |
| 1257 | } |
| 1258 | |
| 1259 | debug_depth++; |
| 1260 | while (1) { |
| 1261 | op = CU8(ptr++); |
| 1262 | if (op < ATOM_OP_NAMES_CNT) |
| 1263 | SDEBUG("%s @ 0x%04X\n" , atom_op_names[op], ptr - 1); |
| 1264 | else |
| 1265 | SDEBUG("[%d] @ 0x%04X\n" , op, ptr - 1); |
| 1266 | if (ectx.abort) { |
| 1267 | DRM_ERROR("atombios stuck executing %04X (len %d, WS %d, PS %d) @ 0x%04X\n" , |
| 1268 | base, len, ws, ps, ptr - 1); |
| 1269 | ret = -EINVAL; |
| 1270 | goto free; |
| 1271 | } |
| 1272 | |
| 1273 | if (op < ATOM_OP_CNT && op > 0) |
| 1274 | opcode_table[op].func(&ectx, &ptr, |
| 1275 | opcode_table[op].arg); |
| 1276 | else |
| 1277 | break; |
| 1278 | |
| 1279 | if (op == ATOM_OP_EOT) |
| 1280 | break; |
| 1281 | } |
| 1282 | debug_depth--; |
| 1283 | SDEBUG("<<\n" ); |
| 1284 | |
| 1285 | free: |
| 1286 | if (ws) |
| 1287 | kfree(objp: ectx.ws); |
| 1288 | return ret; |
| 1289 | } |
| 1290 | |
| 1291 | int amdgpu_atom_execute_table(struct atom_context *ctx, int index, uint32_t *params, int params_size) |
| 1292 | { |
| 1293 | int r; |
| 1294 | |
| 1295 | mutex_lock(&ctx->mutex); |
| 1296 | /* reset data block */ |
| 1297 | ctx->data_block = 0; |
| 1298 | /* reset reg block */ |
| 1299 | ctx->reg_block = 0; |
| 1300 | /* reset fb window */ |
| 1301 | ctx->fb_base = 0; |
| 1302 | /* reset io mode */ |
| 1303 | ctx->io_mode = ATOM_IO_MM; |
| 1304 | /* reset divmul */ |
| 1305 | ctx->divmul[0] = 0; |
| 1306 | ctx->divmul[1] = 0; |
| 1307 | r = amdgpu_atom_execute_table_locked(ctx, index, params, params_size); |
| 1308 | mutex_unlock(lock: &ctx->mutex); |
| 1309 | return r; |
| 1310 | } |
| 1311 | |
| 1312 | static int atom_iio_len[] = { 1, 2, 3, 3, 3, 3, 4, 4, 4, 3 }; |
| 1313 | |
| 1314 | static void atom_index_iio(struct atom_context *ctx, int base) |
| 1315 | { |
| 1316 | ctx->iio = kzalloc(2 * 256, GFP_KERNEL); |
| 1317 | if (!ctx->iio) |
| 1318 | return; |
| 1319 | while (CU8(base) == ATOM_IIO_START) { |
| 1320 | ctx->iio[CU8(base + 1)] = base + 2; |
| 1321 | base += 2; |
| 1322 | while (CU8(base) != ATOM_IIO_END) |
| 1323 | base += atom_iio_len[CU8(base)]; |
| 1324 | base += 3; |
| 1325 | } |
| 1326 | } |
| 1327 | |
| 1328 | static void atom_get_vbios_name(struct atom_context *ctx) |
| 1329 | { |
| 1330 | unsigned char *p_rom; |
| 1331 | unsigned char str_num; |
| 1332 | unsigned short off_to_vbios_str; |
| 1333 | unsigned char *c_ptr; |
| 1334 | int name_size; |
| 1335 | int i; |
| 1336 | |
| 1337 | const char *na = "--N/A--" ; |
| 1338 | char *back; |
| 1339 | |
| 1340 | p_rom = ctx->bios; |
| 1341 | |
| 1342 | str_num = *(p_rom + OFFSET_TO_GET_ATOMBIOS_NUMBER_OF_STRINGS); |
| 1343 | if (str_num != 0) { |
| 1344 | off_to_vbios_str = |
| 1345 | *(unsigned short *)(p_rom + OFFSET_TO_GET_ATOMBIOS_STRING_START); |
| 1346 | |
| 1347 | c_ptr = (unsigned char *)(p_rom + off_to_vbios_str); |
| 1348 | } else { |
| 1349 | /* do not know where to find name */ |
| 1350 | memcpy(ctx->name, na, 7); |
| 1351 | ctx->name[7] = 0; |
| 1352 | return; |
| 1353 | } |
| 1354 | |
| 1355 | /* |
| 1356 | * skip the atombios strings, usually 4 |
| 1357 | * 1st is P/N, 2nd is ASIC, 3rd is PCI type, 4th is Memory type |
| 1358 | */ |
| 1359 | for (i = 0; i < str_num; i++) { |
| 1360 | while (*c_ptr != 0) |
| 1361 | c_ptr++; |
| 1362 | c_ptr++; |
| 1363 | } |
| 1364 | |
| 1365 | /* skip the following 2 chars: 0x0D 0x0A */ |
| 1366 | c_ptr += 2; |
| 1367 | |
| 1368 | name_size = strnlen(p: c_ptr, STRLEN_LONG - 1); |
| 1369 | memcpy(ctx->name, c_ptr, name_size); |
| 1370 | back = ctx->name + name_size; |
| 1371 | while ((*--back) == ' ') |
| 1372 | ; |
| 1373 | *(back + 1) = '\0'; |
| 1374 | } |
| 1375 | |
| 1376 | static void atom_get_vbios_date(struct atom_context *ctx) |
| 1377 | { |
| 1378 | unsigned char *p_rom; |
| 1379 | unsigned char *date_in_rom; |
| 1380 | |
| 1381 | p_rom = ctx->bios; |
| 1382 | |
| 1383 | date_in_rom = p_rom + OFFSET_TO_VBIOS_DATE; |
| 1384 | |
| 1385 | ctx->date[0] = '2'; |
| 1386 | ctx->date[1] = '0'; |
| 1387 | ctx->date[2] = date_in_rom[6]; |
| 1388 | ctx->date[3] = date_in_rom[7]; |
| 1389 | ctx->date[4] = '/'; |
| 1390 | ctx->date[5] = date_in_rom[0]; |
| 1391 | ctx->date[6] = date_in_rom[1]; |
| 1392 | ctx->date[7] = '/'; |
| 1393 | ctx->date[8] = date_in_rom[3]; |
| 1394 | ctx->date[9] = date_in_rom[4]; |
| 1395 | ctx->date[10] = ' '; |
| 1396 | ctx->date[11] = date_in_rom[9]; |
| 1397 | ctx->date[12] = date_in_rom[10]; |
| 1398 | ctx->date[13] = date_in_rom[11]; |
| 1399 | ctx->date[14] = date_in_rom[12]; |
| 1400 | ctx->date[15] = date_in_rom[13]; |
| 1401 | ctx->date[16] = '\0'; |
| 1402 | } |
| 1403 | |
| 1404 | static unsigned char *atom_find_str_in_rom(struct atom_context *ctx, char *str, int start, |
| 1405 | int end, int maxlen) |
| 1406 | { |
| 1407 | unsigned long str_off; |
| 1408 | unsigned char *p_rom; |
| 1409 | unsigned short str_len; |
| 1410 | |
| 1411 | str_off = 0; |
| 1412 | str_len = strnlen(p: str, maxlen); |
| 1413 | p_rom = ctx->bios; |
| 1414 | |
| 1415 | for (; start <= end; ++start) { |
| 1416 | for (str_off = 0; str_off < str_len; ++str_off) { |
| 1417 | if (str[str_off] != *(p_rom + start + str_off)) |
| 1418 | break; |
| 1419 | } |
| 1420 | |
| 1421 | if (str_off == str_len || str[str_off] == 0) |
| 1422 | return p_rom + start; |
| 1423 | } |
| 1424 | return NULL; |
| 1425 | } |
| 1426 | |
| 1427 | static void atom_get_vbios_pn(struct atom_context *ctx) |
| 1428 | { |
| 1429 | unsigned char *p_rom; |
| 1430 | unsigned short off_to_vbios_str; |
| 1431 | unsigned char *vbios_str; |
| 1432 | int count; |
| 1433 | |
| 1434 | off_to_vbios_str = 0; |
| 1435 | p_rom = ctx->bios; |
| 1436 | |
| 1437 | if (*(p_rom + OFFSET_TO_GET_ATOMBIOS_NUMBER_OF_STRINGS) != 0) { |
| 1438 | off_to_vbios_str = |
| 1439 | *(unsigned short *)(p_rom + OFFSET_TO_GET_ATOMBIOS_STRING_START); |
| 1440 | |
| 1441 | vbios_str = (unsigned char *)(p_rom + off_to_vbios_str); |
| 1442 | } else { |
| 1443 | vbios_str = p_rom + OFFSET_TO_VBIOS_PART_NUMBER; |
| 1444 | } |
| 1445 | |
| 1446 | if (*vbios_str == 0) { |
| 1447 | vbios_str = atom_find_str_in_rom(ctx, BIOS_ATOM_PREFIX, start: 3, end: 1024, maxlen: 64); |
| 1448 | if (vbios_str == NULL) |
| 1449 | vbios_str += sizeof(BIOS_ATOM_PREFIX) - 1; |
| 1450 | } |
| 1451 | OPTIMIZER_HIDE_VAR(vbios_str); |
| 1452 | if (vbios_str != NULL && *vbios_str == 0) |
| 1453 | vbios_str++; |
| 1454 | |
| 1455 | if (vbios_str != NULL) { |
| 1456 | count = 0; |
| 1457 | while ((count < BIOS_STRING_LENGTH) && vbios_str[count] >= ' ' && |
| 1458 | vbios_str[count] <= 'z') { |
| 1459 | ctx->vbios_pn[count] = vbios_str[count]; |
| 1460 | count++; |
| 1461 | } |
| 1462 | |
| 1463 | ctx->vbios_pn[count] = 0; |
| 1464 | } |
| 1465 | |
| 1466 | pr_info("ATOM BIOS: %s\n" , ctx->vbios_pn); |
| 1467 | } |
| 1468 | |
| 1469 | static void atom_get_vbios_version(struct atom_context *ctx) |
| 1470 | { |
| 1471 | unsigned short start = 3, end; |
| 1472 | unsigned char *vbios_ver; |
| 1473 | unsigned char *p_rom; |
| 1474 | |
| 1475 | p_rom = ctx->bios; |
| 1476 | /* Search from strings offset if it's present */ |
| 1477 | start = *(unsigned short *)(p_rom + |
| 1478 | OFFSET_TO_GET_ATOMBIOS_STRING_START); |
| 1479 | |
| 1480 | /* Search till atom rom header start point */ |
| 1481 | end = *(unsigned short *)(p_rom + OFFSET_TO_ATOM_ROM_HEADER_POINTER); |
| 1482 | |
| 1483 | /* Use hardcoded offsets, if the offsets are not populated */ |
| 1484 | if (end <= start) { |
| 1485 | start = 3; |
| 1486 | end = 1024; |
| 1487 | } |
| 1488 | |
| 1489 | /* find anchor ATOMBIOSBK-AMD */ |
| 1490 | vbios_ver = |
| 1491 | atom_find_str_in_rom(ctx, BIOS_VERSION_PREFIX, start, end, maxlen: 64); |
| 1492 | if (vbios_ver != NULL) { |
| 1493 | /* skip ATOMBIOSBK-AMD VER */ |
| 1494 | vbios_ver += 18; |
| 1495 | memcpy(ctx->vbios_ver_str, vbios_ver, STRLEN_NORMAL); |
| 1496 | } else { |
| 1497 | ctx->vbios_ver_str[0] = '\0'; |
| 1498 | } |
| 1499 | } |
| 1500 | |
| 1501 | static void atom_get_vbios_build(struct atom_context *ctx) |
| 1502 | { |
| 1503 | unsigned char *atom_rom_hdr; |
| 1504 | unsigned char *str; |
| 1505 | uint16_t base, len; |
| 1506 | |
| 1507 | base = CU16(ATOM_ROM_TABLE_PTR); |
| 1508 | atom_rom_hdr = CSTR(base); |
| 1509 | |
| 1510 | str = CSTR(CU16(base + ATOM_ROM_CFG_PTR)); |
| 1511 | /* Skip config string */ |
| 1512 | while (str < atom_rom_hdr && *str++) |
| 1513 | ; |
| 1514 | /* Skip change list string */ |
| 1515 | while (str < atom_rom_hdr && *str++) |
| 1516 | ; |
| 1517 | |
| 1518 | len = min(atom_rom_hdr - str, STRLEN_NORMAL); |
| 1519 | if (len) |
| 1520 | strscpy(ctx->build_num, str, len); |
| 1521 | } |
| 1522 | |
| 1523 | struct atom_context *amdgpu_atom_parse(struct card_info *card, void *bios) |
| 1524 | { |
| 1525 | int base; |
| 1526 | struct atom_context *ctx = |
| 1527 | kzalloc(sizeof(struct atom_context), GFP_KERNEL); |
| 1528 | struct _ATOM_ROM_HEADER *; |
| 1529 | struct _ATOM_MASTER_DATA_TABLE *master_table; |
| 1530 | struct _ATOM_FIRMWARE_INFO *atom_fw_info; |
| 1531 | |
| 1532 | if (!ctx) |
| 1533 | return NULL; |
| 1534 | |
| 1535 | ctx->card = card; |
| 1536 | ctx->bios = bios; |
| 1537 | |
| 1538 | if (CU16(0) != ATOM_BIOS_MAGIC) { |
| 1539 | pr_info("Invalid BIOS magic\n" ); |
| 1540 | kfree(objp: ctx); |
| 1541 | return NULL; |
| 1542 | } |
| 1543 | if (strncmp |
| 1544 | (CSTR(ATOM_ATI_MAGIC_PTR), ATOM_ATI_MAGIC, |
| 1545 | strlen(ATOM_ATI_MAGIC))) { |
| 1546 | pr_info("Invalid ATI magic\n" ); |
| 1547 | kfree(objp: ctx); |
| 1548 | return NULL; |
| 1549 | } |
| 1550 | |
| 1551 | base = CU16(ATOM_ROM_TABLE_PTR); |
| 1552 | if (strncmp |
| 1553 | (CSTR(base + ATOM_ROM_MAGIC_PTR), ATOM_ROM_MAGIC, |
| 1554 | strlen(ATOM_ROM_MAGIC))) { |
| 1555 | pr_info("Invalid ATOM magic\n" ); |
| 1556 | kfree(objp: ctx); |
| 1557 | return NULL; |
| 1558 | } |
| 1559 | |
| 1560 | ctx->cmd_table = CU16(base + ATOM_ROM_CMD_PTR); |
| 1561 | ctx->data_table = CU16(base + ATOM_ROM_DATA_PTR); |
| 1562 | atom_index_iio(ctx, CU16(ctx->data_table + ATOM_DATA_IIO_PTR) + 4); |
| 1563 | if (!ctx->iio) { |
| 1564 | amdgpu_atom_destroy(ctx); |
| 1565 | return NULL; |
| 1566 | } |
| 1567 | |
| 1568 | atom_rom_header = (struct _ATOM_ROM_HEADER *)CSTR(base); |
| 1569 | if (atom_rom_header->usMasterDataTableOffset != 0) { |
| 1570 | master_table = (struct _ATOM_MASTER_DATA_TABLE *) |
| 1571 | CSTR(atom_rom_header->usMasterDataTableOffset); |
| 1572 | if (master_table->ListOfDataTables.FirmwareInfo != 0) { |
| 1573 | atom_fw_info = (struct _ATOM_FIRMWARE_INFO *) |
| 1574 | CSTR(master_table->ListOfDataTables.FirmwareInfo); |
| 1575 | ctx->version = atom_fw_info->ulFirmwareRevision; |
| 1576 | } |
| 1577 | } |
| 1578 | |
| 1579 | atom_get_vbios_name(ctx); |
| 1580 | atom_get_vbios_pn(ctx); |
| 1581 | atom_get_vbios_date(ctx); |
| 1582 | atom_get_vbios_version(ctx); |
| 1583 | atom_get_vbios_build(ctx); |
| 1584 | |
| 1585 | return ctx; |
| 1586 | } |
| 1587 | |
| 1588 | int amdgpu_atom_asic_init(struct atom_context *ctx) |
| 1589 | { |
| 1590 | int hwi = CU16(ctx->data_table + ATOM_DATA_FWI_PTR); |
| 1591 | uint32_t ps[16]; |
| 1592 | int ret; |
| 1593 | |
| 1594 | memset(ps, 0, 64); |
| 1595 | |
| 1596 | ps[0] = cpu_to_le32(CU32(hwi + ATOM_FWI_DEFSCLK_PTR)); |
| 1597 | ps[1] = cpu_to_le32(CU32(hwi + ATOM_FWI_DEFMCLK_PTR)); |
| 1598 | if (!ps[0] || !ps[1]) |
| 1599 | return 1; |
| 1600 | |
| 1601 | if (!CU16(ctx->cmd_table + 4 + 2 * ATOM_CMD_INIT)) |
| 1602 | return 1; |
| 1603 | ret = amdgpu_atom_execute_table(ctx, ATOM_CMD_INIT, params: ps, params_size: 16); |
| 1604 | if (ret) |
| 1605 | return ret; |
| 1606 | |
| 1607 | memset(ps, 0, 64); |
| 1608 | |
| 1609 | return ret; |
| 1610 | } |
| 1611 | |
| 1612 | void amdgpu_atom_destroy(struct atom_context *ctx) |
| 1613 | { |
| 1614 | kfree(objp: ctx->iio); |
| 1615 | kfree(objp: ctx); |
| 1616 | } |
| 1617 | |
| 1618 | bool (struct atom_context *ctx, int index, |
| 1619 | uint16_t *size, uint8_t *frev, uint8_t *crev, |
| 1620 | uint16_t *data_start) |
| 1621 | { |
| 1622 | int offset = index * 2 + 4; |
| 1623 | int idx = CU16(ctx->data_table + offset); |
| 1624 | u16 *mdt = (u16 *)(ctx->bios + ctx->data_table + 4); |
| 1625 | |
| 1626 | if (!mdt[index]) |
| 1627 | return false; |
| 1628 | |
| 1629 | if (size) |
| 1630 | *size = CU16(idx); |
| 1631 | if (frev) |
| 1632 | *frev = CU8(idx + 2); |
| 1633 | if (crev) |
| 1634 | *crev = CU8(idx + 3); |
| 1635 | *data_start = idx; |
| 1636 | return true; |
| 1637 | } |
| 1638 | |
| 1639 | bool (struct atom_context *ctx, int index, uint8_t *frev, |
| 1640 | uint8_t *crev) |
| 1641 | { |
| 1642 | int offset = index * 2 + 4; |
| 1643 | int idx = CU16(ctx->cmd_table + offset); |
| 1644 | u16 *mct = (u16 *)(ctx->bios + ctx->cmd_table + 4); |
| 1645 | |
| 1646 | if (!mct[index]) |
| 1647 | return false; |
| 1648 | |
| 1649 | if (frev) |
| 1650 | *frev = CU8(idx + 2); |
| 1651 | if (crev) |
| 1652 | *crev = CU8(idx + 3); |
| 1653 | return true; |
| 1654 | } |
| 1655 | |
| 1656 | |